用于高压压电收割机的全自主脉冲同步电荷提取器

T. Hehn, D. Maurath, F. Hagedorn, Djordje Marinkovic, I. Kuehne, A. Frey, Y. Manoli
{"title":"用于高压压电收割机的全自主脉冲同步电荷提取器","authors":"T. Hehn, D. Maurath, F. Hagedorn, Djordje Marinkovic, I. Kuehne, A. Frey, Y. Manoli","doi":"10.1109/ESSCIRC.2011.6044984","DOIUrl":null,"url":null,"abstract":"This paper presents a fully autonomous, self-adjusting pulsed synchronous charge extractor chip optimized for piezoelectric harvesters with an output voltage from 3V to 18V. The chip which has been fabricated in a 0.35 μm CMOS process is supplied exclusively by the buffer capacitor where the harvested energy is stored in. Due to the low power consumption, the chip can handle a minimum piezo output power of 30μW. The system performs a startup from an uncharged buffer capacitor and operates in the adaptive mode at storage buffer voltages from 1.4 V to 5V. The implementation of the improved switching technique increases the chip efficiency by up to 15% compared to the commonly used Synchronous Electric Charge Extraction technique and enables the chip efficiency to reach values of up to 90%.","PeriodicalId":239979,"journal":{"name":"2011 Proceedings of the ESSCIRC (ESSCIRC)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":"{\"title\":\"A fully autonomous pulsed synchronous charge extractor for high-voltage piezoelectric harvesters\",\"authors\":\"T. Hehn, D. Maurath, F. Hagedorn, Djordje Marinkovic, I. Kuehne, A. Frey, Y. Manoli\",\"doi\":\"10.1109/ESSCIRC.2011.6044984\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a fully autonomous, self-adjusting pulsed synchronous charge extractor chip optimized for piezoelectric harvesters with an output voltage from 3V to 18V. The chip which has been fabricated in a 0.35 μm CMOS process is supplied exclusively by the buffer capacitor where the harvested energy is stored in. Due to the low power consumption, the chip can handle a minimum piezo output power of 30μW. The system performs a startup from an uncharged buffer capacitor and operates in the adaptive mode at storage buffer voltages from 1.4 V to 5V. The implementation of the improved switching technique increases the chip efficiency by up to 15% compared to the commonly used Synchronous Electric Charge Extraction technique and enables the chip efficiency to reach values of up to 90%.\",\"PeriodicalId\":239979,\"journal\":{\"name\":\"2011 Proceedings of the ESSCIRC (ESSCIRC)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-10-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"17\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 Proceedings of the ESSCIRC (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2011.6044984\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Proceedings of the ESSCIRC (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2011.6044984","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

摘要

本文提出了一种完全自主、自调节的脉冲同步电荷提取芯片,该芯片针对输出电压为3V至18V的压电采集器进行了优化设计。该芯片采用0.35 μm CMOS工艺制造,仅由储存收集能量的缓冲电容器提供。由于功耗低,该芯片可以处理最小30μW的压电输出功率。该系统从一个未充电的缓冲电容器启动,并在1.4 V至5V的存储缓冲电压下以自适应模式运行。与常用的同步电荷提取技术相比,改进开关技术的实现使芯片效率提高了15%,使芯片效率达到高达90%的值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A fully autonomous pulsed synchronous charge extractor for high-voltage piezoelectric harvesters
This paper presents a fully autonomous, self-adjusting pulsed synchronous charge extractor chip optimized for piezoelectric harvesters with an output voltage from 3V to 18V. The chip which has been fabricated in a 0.35 μm CMOS process is supplied exclusively by the buffer capacitor where the harvested energy is stored in. Due to the low power consumption, the chip can handle a minimum piezo output power of 30μW. The system performs a startup from an uncharged buffer capacitor and operates in the adaptive mode at storage buffer voltages from 1.4 V to 5V. The implementation of the improved switching technique increases the chip efficiency by up to 15% compared to the commonly used Synchronous Electric Charge Extraction technique and enables the chip efficiency to reach values of up to 90%.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A precision DTMOST-based temperature sensor 8T SRAM with Mimicked Negative Bit-lines and Charge Limited Sequential sense amplifier for wireless sensor nodes A 350nA voltage regulator for 90nm CMOS digital circuits with Reverse-Body-Bias A 12b 5-to-50MS/s 0.5-to-1V voltage scalable zero-crossing based pipelined ADC On-chip resonant supply noise reduction utilizing switched parasitic capacitors of sleep blocks with tri-mode power gating structure
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1