在硬件加速器设备上快速实现IDCT

A. Silva, O. Nunes, C. Aragao, A. Navarro
{"title":"在硬件加速器设备上快速实现IDCT","authors":"A. Silva, O. Nunes, C. Aragao, A. Navarro","doi":"10.1109/ISCE.2004.1375992","DOIUrl":null,"url":null,"abstract":"Most of hyhrid morion compensated video codiiig staudards rise a well known discrete cosirie traiisform (DCT) at the encoder to remove reduridancy from video raudom processes. An inverse operurion takes place at the decoder. As all crrlculutioris ore done in floating point. some carefully design is nerded when calculations are implemented in j k e d p i n / circrrirs. This paper proposes a hish peformunce IDCT algorithm and its implementation usiiig a FPGA. IDCT is one of the most compuration-iiitensive part.s .f the video coding process. For this reason. a fus t hardware based IDCT iriiplementution is crucial to speed-up video processing. I . Index Terms IDCT, Fixed-point Processing, Hardware Accelerators, FPGA","PeriodicalId":169376,"journal":{"name":"IEEE International Symposium on Consumer Electronics, 2004","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Fast IDCT implementation on hardware accelerator devices\",\"authors\":\"A. Silva, O. Nunes, C. Aragao, A. Navarro\",\"doi\":\"10.1109/ISCE.2004.1375992\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Most of hyhrid morion compensated video codiiig staudards rise a well known discrete cosirie traiisform (DCT) at the encoder to remove reduridancy from video raudom processes. An inverse operurion takes place at the decoder. As all crrlculutioris ore done in floating point. some carefully design is nerded when calculations are implemented in j k e d p i n / circrrirs. This paper proposes a hish peformunce IDCT algorithm and its implementation usiiig a FPGA. IDCT is one of the most compuration-iiitensive part.s .f the video coding process. For this reason. a fus t hardware based IDCT iriiplementution is crucial to speed-up video processing. I . Index Terms IDCT, Fixed-point Processing, Hardware Accelerators, FPGA\",\"PeriodicalId\":169376,\"journal\":{\"name\":\"IEEE International Symposium on Consumer Electronics, 2004\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE International Symposium on Consumer Electronics, 2004\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCE.2004.1375992\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Symposium on Consumer Electronics, 2004","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCE.2004.1375992","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

大多数混合运动补偿视频编码标准都在编码器处采用离散连续训练(DCT)来消除视频随机过程中的冗余。在解码器处进行逆操作。因为所有的循环都是在浮点数中完成的。当计算在j / k / I / circrrs中实现时,需要一些仔细的设计。本文提出了一种高性能的IDCT算法,并在FPGA上实现。IDCT是计算量最大的部件之一。视频编码过程。因为这个原因。基于硬件的IDCT实现是提高视频处理速度的关键。我。索引术语:IDCT,定点处理,硬件加速器,FPGA
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Fast IDCT implementation on hardware accelerator devices
Most of hyhrid morion compensated video codiiig staudards rise a well known discrete cosirie traiisform (DCT) at the encoder to remove reduridancy from video raudom processes. An inverse operurion takes place at the decoder. As all crrlculutioris ore done in floating point. some carefully design is nerded when calculations are implemented in j k e d p i n / circrrirs. This paper proposes a hish peformunce IDCT algorithm and its implementation usiiig a FPGA. IDCT is one of the most compuration-iiitensive part.s .f the video coding process. For this reason. a fus t hardware based IDCT iriiplementution is crucial to speed-up video processing. I . Index Terms IDCT, Fixed-point Processing, Hardware Accelerators, FPGA
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and realization of the resource management for a set-top-box An analysis of real time implementation of fourier transform-based frequency recognition algorithms An av system using natural language understanding A novel rate control algorithm in the heterogeneous transcoding Rate adaptation with hybrid ARQ based on cross layer information for satellite communication systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1