{"title":"用电流模式增量信号补偿并行链路的信号间时序偏差","authors":"An Hu, F. Yuan","doi":"10.1049/iet-cds.2008.0324","DOIUrl":null,"url":null,"abstract":"This paper proposes a new inter-signal timing skew compensation technique for parallel links with current-mode incremental signaling. The proposed current-mode receiver maps the direction of its channel current representing the logic state of the incoming data to two voltages of different values for convenient phase comparison. The feedback at the front-end of the receiver minimizes the dependence of the input impedance of the receiver on the direction of the channel current so that signal-dependent impedance mismatch is minimized. Inter-signal timing skew is compensated by inserting a delay line for each channel so that a single sampling clock is needed for all channels. A 2-bit 1 Gbytes/s parallel link has been implemented in UMC-0.13 mum 1.2V CMOS technology and analyzed using SpectreRF with BSIM3V3 device models. Simulation results show that inter-signal timing skews can be effectively compensated using the proposed deskewing scheme.","PeriodicalId":118637,"journal":{"name":"2008 51st Midwest Symposium on Circuits and Systems","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-09-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Inter-signal timing skew compensation of parallel links with current-mode incremental signaling\",\"authors\":\"An Hu, F. Yuan\",\"doi\":\"10.1049/iet-cds.2008.0324\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a new inter-signal timing skew compensation technique for parallel links with current-mode incremental signaling. The proposed current-mode receiver maps the direction of its channel current representing the logic state of the incoming data to two voltages of different values for convenient phase comparison. The feedback at the front-end of the receiver minimizes the dependence of the input impedance of the receiver on the direction of the channel current so that signal-dependent impedance mismatch is minimized. Inter-signal timing skew is compensated by inserting a delay line for each channel so that a single sampling clock is needed for all channels. A 2-bit 1 Gbytes/s parallel link has been implemented in UMC-0.13 mum 1.2V CMOS technology and analyzed using SpectreRF with BSIM3V3 device models. Simulation results show that inter-signal timing skews can be effectively compensated using the proposed deskewing scheme.\",\"PeriodicalId\":118637,\"journal\":{\"name\":\"2008 51st Midwest Symposium on Circuits and Systems\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-09-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 51st Midwest Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1049/iet-cds.2008.0324\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 51st Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1049/iet-cds.2008.0324","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Inter-signal timing skew compensation of parallel links with current-mode incremental signaling
This paper proposes a new inter-signal timing skew compensation technique for parallel links with current-mode incremental signaling. The proposed current-mode receiver maps the direction of its channel current representing the logic state of the incoming data to two voltages of different values for convenient phase comparison. The feedback at the front-end of the receiver minimizes the dependence of the input impedance of the receiver on the direction of the channel current so that signal-dependent impedance mismatch is minimized. Inter-signal timing skew is compensated by inserting a delay line for each channel so that a single sampling clock is needed for all channels. A 2-bit 1 Gbytes/s parallel link has been implemented in UMC-0.13 mum 1.2V CMOS technology and analyzed using SpectreRF with BSIM3V3 device models. Simulation results show that inter-signal timing skews can be effectively compensated using the proposed deskewing scheme.