45nm SOI环形振荡器可靠性模型与硬件相关

C. Van Dam, M. Hauser
{"title":"45nm SOI环形振荡器可靠性模型与硬件相关","authors":"C. Van Dam, M. Hauser","doi":"10.1109/IRPS.2013.6532061","DOIUrl":null,"url":null,"abstract":"Accurate CMOS reliability simulations are required at the circuit design stage in order to predict product lifetime. The physical mechanisms that cause transistor performance to degrade depend on operating conditions (temperature, bias), scale and technology of their design, as well as how the devices are topologically interconnected, loaded, and switched. This study investigates reliability model to hardware correlation of Cu 45nm Silicon-On-Insulator (SOI) ring oscillators, variations of which are altogether typical of digital logic paths. The contributions from physical degradation mechanisms of Negative Bias Temperature Instability (NBTI) and Hot-Carrier Injection (HCI) were modeled in RelXpert to produce degraded Spectre netlists. Simulations were found to be within acceptable accuracy for estimating aging induced performance changes in hardware, quantitatively compared in terms of the %-difference in the time-slope of the power regression of frequency degradation, as well as in the actual %-frequency degradation as a function of time. The main contribution of this work is in the accurate prediction of the extent of the dominant component degradation mechanisms in what may be the smallest scale thin-oxide devices that will ever be fabricated in production, reflecting that the NBTI and HCI mechanisms are well understood across scale variation approaching the atomic limit.","PeriodicalId":138206,"journal":{"name":"2013 IEEE International Reliability Physics Symposium (IRPS)","volume":"80 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Ring oscillator reliability model to hardware correlation in 45nm SOI\",\"authors\":\"C. Van Dam, M. Hauser\",\"doi\":\"10.1109/IRPS.2013.6532061\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Accurate CMOS reliability simulations are required at the circuit design stage in order to predict product lifetime. The physical mechanisms that cause transistor performance to degrade depend on operating conditions (temperature, bias), scale and technology of their design, as well as how the devices are topologically interconnected, loaded, and switched. This study investigates reliability model to hardware correlation of Cu 45nm Silicon-On-Insulator (SOI) ring oscillators, variations of which are altogether typical of digital logic paths. The contributions from physical degradation mechanisms of Negative Bias Temperature Instability (NBTI) and Hot-Carrier Injection (HCI) were modeled in RelXpert to produce degraded Spectre netlists. Simulations were found to be within acceptable accuracy for estimating aging induced performance changes in hardware, quantitatively compared in terms of the %-difference in the time-slope of the power regression of frequency degradation, as well as in the actual %-frequency degradation as a function of time. The main contribution of this work is in the accurate prediction of the extent of the dominant component degradation mechanisms in what may be the smallest scale thin-oxide devices that will ever be fabricated in production, reflecting that the NBTI and HCI mechanisms are well understood across scale variation approaching the atomic limit.\",\"PeriodicalId\":138206,\"journal\":{\"name\":\"2013 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"80 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-04-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.2013.6532061\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2013.6532061","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

为了预测产品寿命,在电路设计阶段需要精确的CMOS可靠性仿真。导致晶体管性能下降的物理机制取决于操作条件(温度,偏置),其设计的规模和技术,以及器件如何在拓扑上互连,加载和切换。本文研究了铜45nm绝缘体上硅(SOI)环形振荡器的可靠性模型与硬件相关性,其变化完全是典型的数字逻辑路径。在RelXpert中对负偏置温度不稳定性(NBTI)和热载流子注入(HCI)的物理降解机制的贡献进行了建模,以产生降解的Spectre网络列表。在估计硬件老化引起的性能变化方面,模拟被发现在可接受的精度范围内,定量地比较了频率退化的功率回归的时间斜率的%差,以及作为时间函数的实际频率退化%。这项工作的主要贡献在于准确预测了可能在生产中制造的最小尺度薄氧化物器件中主导成分降解机制的程度,反映了NBTI和HCI机制在接近原子极限的尺度变化中得到了很好的理解。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Ring oscillator reliability model to hardware correlation in 45nm SOI
Accurate CMOS reliability simulations are required at the circuit design stage in order to predict product lifetime. The physical mechanisms that cause transistor performance to degrade depend on operating conditions (temperature, bias), scale and technology of their design, as well as how the devices are topologically interconnected, loaded, and switched. This study investigates reliability model to hardware correlation of Cu 45nm Silicon-On-Insulator (SOI) ring oscillators, variations of which are altogether typical of digital logic paths. The contributions from physical degradation mechanisms of Negative Bias Temperature Instability (NBTI) and Hot-Carrier Injection (HCI) were modeled in RelXpert to produce degraded Spectre netlists. Simulations were found to be within acceptable accuracy for estimating aging induced performance changes in hardware, quantitatively compared in terms of the %-difference in the time-slope of the power regression of frequency degradation, as well as in the actual %-frequency degradation as a function of time. The main contribution of this work is in the accurate prediction of the extent of the dominant component degradation mechanisms in what may be the smallest scale thin-oxide devices that will ever be fabricated in production, reflecting that the NBTI and HCI mechanisms are well understood across scale variation approaching the atomic limit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Resistor-less power-rail ESD clamp circuit with ultra-low leakage current in 65nm CMOS process An age-aware library for reliability simulation of digital ICs Intrinsic study of current crowding and current density gradient effects on electromigration in BEOL copper interconnects Foundations for oxide breakdown compact modeling towards circuit-level simulations Making reliable memories in an unreliable world (invited)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1