Swatilekha Majumdar, Sandeep Kaur Kingra, M. Suri, M. Tikyani
{"title":"基于混合CMOS-OxRAM的4T-2R NVSRAM,具有高效的编程方案","authors":"Swatilekha Majumdar, Sandeep Kaur Kingra, M. Suri, M. Tikyani","doi":"10.1109/NVMTS.2016.7781513","DOIUrl":null,"url":null,"abstract":"In this paper, we present an OxRAM based compact 4T-2R NVSRAM design with a novel efficient programming scheme to achieve low-power and low area footprint. 3 nm thick HfOx based OxRAM devices and 90 nm CMOS technology node were used for all simulations. Our proposed 4T-2R NVSRAM is programmed using a two cycle write process and is implemented for real-time non-volatility rather than last-bit, or power-down non-volatility. We also show that by carefully choosing the OxRAM programmed resistance levels the pull-down NMOS transitor size, and NVSRAM programming energy can be further reduced by a factor of 3x and 4x respectively.","PeriodicalId":228005,"journal":{"name":"2016 16th Non-Volatile Memory Technology Symposium (NVMTS)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Hybrid CMOS-OxRAM based 4T-2R NVSRAM with efficient programming scheme\",\"authors\":\"Swatilekha Majumdar, Sandeep Kaur Kingra, M. Suri, M. Tikyani\",\"doi\":\"10.1109/NVMTS.2016.7781513\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we present an OxRAM based compact 4T-2R NVSRAM design with a novel efficient programming scheme to achieve low-power and low area footprint. 3 nm thick HfOx based OxRAM devices and 90 nm CMOS technology node were used for all simulations. Our proposed 4T-2R NVSRAM is programmed using a two cycle write process and is implemented for real-time non-volatility rather than last-bit, or power-down non-volatility. We also show that by carefully choosing the OxRAM programmed resistance levels the pull-down NMOS transitor size, and NVSRAM programming energy can be further reduced by a factor of 3x and 4x respectively.\",\"PeriodicalId\":228005,\"journal\":{\"name\":\"2016 16th Non-Volatile Memory Technology Symposium (NVMTS)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 16th Non-Volatile Memory Technology Symposium (NVMTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NVMTS.2016.7781513\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 16th Non-Volatile Memory Technology Symposium (NVMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NVMTS.2016.7781513","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Hybrid CMOS-OxRAM based 4T-2R NVSRAM with efficient programming scheme
In this paper, we present an OxRAM based compact 4T-2R NVSRAM design with a novel efficient programming scheme to achieve low-power and low area footprint. 3 nm thick HfOx based OxRAM devices and 90 nm CMOS technology node were used for all simulations. Our proposed 4T-2R NVSRAM is programmed using a two cycle write process and is implemented for real-time non-volatility rather than last-bit, or power-down non-volatility. We also show that by carefully choosing the OxRAM programmed resistance levels the pull-down NMOS transitor size, and NVSRAM programming energy can be further reduced by a factor of 3x and 4x respectively.