用于多模基带无线发射机的960MS/s DAC, 80dB SFDR, 20nm CMOS

Wei-Hsin Tseng, Pao-Cheng Chiu
{"title":"用于多模基带无线发射机的960MS/s DAC, 80dB SFDR, 20nm CMOS","authors":"Wei-Hsin Tseng, Pao-Cheng Chiu","doi":"10.1109/VLSIC.2014.6858435","DOIUrl":null,"url":null,"abstract":"A 960MS/s calibrated digital-to-analog converter (DAC) and low pass reconstruction filter are fabricated in 20nm CMOS. The calibration is implemented without an extra analog-to-digital converter (ADC) by reconfiguring the filter as the integrator for an incremental ADC which is used to digitize DAC cell mismatch. The digital input to the DAC is compensated by a look-up table to correct DAC mismatch in real-time. Before calibration, DNL is -1.1/+0.7LSB and INL is -2.1/+0.3LSB. After calibration DNL and INL are improved to -0.2/+0.2LSB and -0.3/+0.2LSB respectively. This 10b DAC achieves 80.2dB SFDR after calibration, and occupies 0.01mm2 for an I/Q DAC pair which is 12.5% of the area for an uncalibrated I/Q DAC pair.","PeriodicalId":381216,"journal":{"name":"2014 Symposium on VLSI Circuits Digest of Technical Papers","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-06-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A 960MS/s DAC with 80dB SFDR in 20nm CMOS for multi-mode baseband wireless transmitter\",\"authors\":\"Wei-Hsin Tseng, Pao-Cheng Chiu\",\"doi\":\"10.1109/VLSIC.2014.6858435\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 960MS/s calibrated digital-to-analog converter (DAC) and low pass reconstruction filter are fabricated in 20nm CMOS. The calibration is implemented without an extra analog-to-digital converter (ADC) by reconfiguring the filter as the integrator for an incremental ADC which is used to digitize DAC cell mismatch. The digital input to the DAC is compensated by a look-up table to correct DAC mismatch in real-time. Before calibration, DNL is -1.1/+0.7LSB and INL is -2.1/+0.3LSB. After calibration DNL and INL are improved to -0.2/+0.2LSB and -0.3/+0.2LSB respectively. This 10b DAC achieves 80.2dB SFDR after calibration, and occupies 0.01mm2 for an I/Q DAC pair which is 12.5% of the area for an uncalibrated I/Q DAC pair.\",\"PeriodicalId\":381216,\"journal\":{\"name\":\"2014 Symposium on VLSI Circuits Digest of Technical Papers\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-06-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 Symposium on VLSI Circuits Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.2014.6858435\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 Symposium on VLSI Circuits Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2014.6858435","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

在20nm CMOS上制作了960MS/s校准的数模转换器(DAC)和低通重构滤波器。通过将滤波器重新配置为用于数字化DAC单元失配的增量ADC的积分器,无需额外的模数转换器(ADC)即可实现校准。DAC的数字输入通过查找表进行补偿,以实时纠正DAC失配。校准前,DNL为-1.1/+0.7LSB, INL为-2.1/+0.3LSB。校正后,DNL和INL分别提高到-0.2/+0.2LSB和-0.3/+0.2LSB。该10b DAC在校准后达到80.2dB SFDR, I/Q DAC对占地0.01mm2,是未校准I/Q DAC对面积的12.5%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 960MS/s DAC with 80dB SFDR in 20nm CMOS for multi-mode baseband wireless transmitter
A 960MS/s calibrated digital-to-analog converter (DAC) and low pass reconstruction filter are fabricated in 20nm CMOS. The calibration is implemented without an extra analog-to-digital converter (ADC) by reconfiguring the filter as the integrator for an incremental ADC which is used to digitize DAC cell mismatch. The digital input to the DAC is compensated by a look-up table to correct DAC mismatch in real-time. Before calibration, DNL is -1.1/+0.7LSB and INL is -2.1/+0.3LSB. After calibration DNL and INL are improved to -0.2/+0.2LSB and -0.3/+0.2LSB respectively. This 10b DAC achieves 80.2dB SFDR after calibration, and occupies 0.01mm2 for an I/Q DAC pair which is 12.5% of the area for an uncalibrated I/Q DAC pair.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A fully-differential capacitive touch controller with input common-mode feedback for symmetric display noise cancellation A single-chip encrypted wireless 12-lead ECG smart shirt for continuous health monitoring A power-harvesting pad-less mm-sized 24/60GHz passive radio with on-chip antennas ReRAM-based 4T2R nonvolatile TCAM with 7x NVM-stress reduction, and 4x improvement in speed-wordlength-capacity for normally-off instant-on filter-based search engines used in big-data processing 320×240 oversampled digital single photon counting image sensor
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1