{"title":"斩波对数可编程增益放大器用于EEG采集接口","authors":"R. Chebli, M. Sawan","doi":"10.1109/ICM.2013.6734989","DOIUrl":null,"url":null,"abstract":"This paper concerns the design and implementation of a new fully integrated Chopped Logarithmic Programmable Gain Amplifier (CLPGA) intended for a front-end EEG acquisition interface. The proposed front-end has low-input referred noise and high-common mode rejection ratio (CMRR) compared to Instrumentation Amplifier features, and its rail-to-rail topology allows electrode offset rejection. The logarithmic amplification block is composed of three cascaded true logarithmic amplification stages. Also, a chopper stabilization technique is used to improve the noise figure. This front-end interface is followed by an analog to digital convertor, and in order to prevent EEG signal distortion, the magnitude of the later signal is controlled by implementing new programming gain approach. Post-layout simulation in 0.18 μm CMOS technology demonstrates a High CMRR of 284 dB @50/60 Hz, an input referred noise of ~0.5 mVrs on 100 Hz BW and an input common mode ranges from 0.6 to 1.12 V for 1.8 V supply. The measured power consumption is 1.2 mW and the effective CLPGA area is 0.5 mm2 including the digital part needed for programming the gain.","PeriodicalId":372346,"journal":{"name":"2013 25th International Conference on Microelectronics (ICM)","volume":"122 7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Chopped Logarithmic Programmable Gain Amplifier intended to EEG acquisition interface\",\"authors\":\"R. Chebli, M. Sawan\",\"doi\":\"10.1109/ICM.2013.6734989\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper concerns the design and implementation of a new fully integrated Chopped Logarithmic Programmable Gain Amplifier (CLPGA) intended for a front-end EEG acquisition interface. The proposed front-end has low-input referred noise and high-common mode rejection ratio (CMRR) compared to Instrumentation Amplifier features, and its rail-to-rail topology allows electrode offset rejection. The logarithmic amplification block is composed of three cascaded true logarithmic amplification stages. Also, a chopper stabilization technique is used to improve the noise figure. This front-end interface is followed by an analog to digital convertor, and in order to prevent EEG signal distortion, the magnitude of the later signal is controlled by implementing new programming gain approach. Post-layout simulation in 0.18 μm CMOS technology demonstrates a High CMRR of 284 dB @50/60 Hz, an input referred noise of ~0.5 mVrs on 100 Hz BW and an input common mode ranges from 0.6 to 1.12 V for 1.8 V supply. The measured power consumption is 1.2 mW and the effective CLPGA area is 0.5 mm2 including the digital part needed for programming the gain.\",\"PeriodicalId\":372346,\"journal\":{\"name\":\"2013 25th International Conference on Microelectronics (ICM)\",\"volume\":\"122 7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 25th International Conference on Microelectronics (ICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2013.6734989\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 25th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2013.6734989","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Chopped Logarithmic Programmable Gain Amplifier intended to EEG acquisition interface
This paper concerns the design and implementation of a new fully integrated Chopped Logarithmic Programmable Gain Amplifier (CLPGA) intended for a front-end EEG acquisition interface. The proposed front-end has low-input referred noise and high-common mode rejection ratio (CMRR) compared to Instrumentation Amplifier features, and its rail-to-rail topology allows electrode offset rejection. The logarithmic amplification block is composed of three cascaded true logarithmic amplification stages. Also, a chopper stabilization technique is used to improve the noise figure. This front-end interface is followed by an analog to digital convertor, and in order to prevent EEG signal distortion, the magnitude of the later signal is controlled by implementing new programming gain approach. Post-layout simulation in 0.18 μm CMOS technology demonstrates a High CMRR of 284 dB @50/60 Hz, an input referred noise of ~0.5 mVrs on 100 Hz BW and an input common mode ranges from 0.6 to 1.12 V for 1.8 V supply. The measured power consumption is 1.2 mW and the effective CLPGA area is 0.5 mm2 including the digital part needed for programming the gain.