斩波对数可编程增益放大器用于EEG采集接口

R. Chebli, M. Sawan
{"title":"斩波对数可编程增益放大器用于EEG采集接口","authors":"R. Chebli, M. Sawan","doi":"10.1109/ICM.2013.6734989","DOIUrl":null,"url":null,"abstract":"This paper concerns the design and implementation of a new fully integrated Chopped Logarithmic Programmable Gain Amplifier (CLPGA) intended for a front-end EEG acquisition interface. The proposed front-end has low-input referred noise and high-common mode rejection ratio (CMRR) compared to Instrumentation Amplifier features, and its rail-to-rail topology allows electrode offset rejection. The logarithmic amplification block is composed of three cascaded true logarithmic amplification stages. Also, a chopper stabilization technique is used to improve the noise figure. This front-end interface is followed by an analog to digital convertor, and in order to prevent EEG signal distortion, the magnitude of the later signal is controlled by implementing new programming gain approach. Post-layout simulation in 0.18 μm CMOS technology demonstrates a High CMRR of 284 dB @50/60 Hz, an input referred noise of ~0.5 mVrs on 100 Hz BW and an input common mode ranges from 0.6 to 1.12 V for 1.8 V supply. The measured power consumption is 1.2 mW and the effective CLPGA area is 0.5 mm2 including the digital part needed for programming the gain.","PeriodicalId":372346,"journal":{"name":"2013 25th International Conference on Microelectronics (ICM)","volume":"122 7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Chopped Logarithmic Programmable Gain Amplifier intended to EEG acquisition interface\",\"authors\":\"R. Chebli, M. Sawan\",\"doi\":\"10.1109/ICM.2013.6734989\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper concerns the design and implementation of a new fully integrated Chopped Logarithmic Programmable Gain Amplifier (CLPGA) intended for a front-end EEG acquisition interface. The proposed front-end has low-input referred noise and high-common mode rejection ratio (CMRR) compared to Instrumentation Amplifier features, and its rail-to-rail topology allows electrode offset rejection. The logarithmic amplification block is composed of three cascaded true logarithmic amplification stages. Also, a chopper stabilization technique is used to improve the noise figure. This front-end interface is followed by an analog to digital convertor, and in order to prevent EEG signal distortion, the magnitude of the later signal is controlled by implementing new programming gain approach. Post-layout simulation in 0.18 μm CMOS technology demonstrates a High CMRR of 284 dB @50/60 Hz, an input referred noise of ~0.5 mVrs on 100 Hz BW and an input common mode ranges from 0.6 to 1.12 V for 1.8 V supply. The measured power consumption is 1.2 mW and the effective CLPGA area is 0.5 mm2 including the digital part needed for programming the gain.\",\"PeriodicalId\":372346,\"journal\":{\"name\":\"2013 25th International Conference on Microelectronics (ICM)\",\"volume\":\"122 7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 25th International Conference on Microelectronics (ICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2013.6734989\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 25th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2013.6734989","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文研究了一种用于前端EEG采集接口的新型全集成切碎对数可编程增益放大器(CLPGA)的设计和实现。与仪表放大器功能相比,所提出的前端具有低输入参考噪声和高共模抑制比(CMRR),并且其轨对轨拓扑结构允许电极偏移抑制。对数放大模块由三个级联的真对数放大级组成。同时,采用斩波稳定技术提高了噪声系数。该前端接口接模数转换器,为防止脑电信号失真,采用新的编程增益方法控制后端信号的幅值。在0.18 μm CMOS技术下的布局后仿真表明,该电路的CMRR高达284 dB @50/60 Hz,在100 Hz BW下,输入参考噪声为~0.5 mVrs,在1.8 V电源下,输入共模范围为0.6 ~ 1.12 V。测量功耗为1.2 mW,有效CLPGA面积为0.5 mm2,包括编程增益所需的数字部分。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Chopped Logarithmic Programmable Gain Amplifier intended to EEG acquisition interface
This paper concerns the design and implementation of a new fully integrated Chopped Logarithmic Programmable Gain Amplifier (CLPGA) intended for a front-end EEG acquisition interface. The proposed front-end has low-input referred noise and high-common mode rejection ratio (CMRR) compared to Instrumentation Amplifier features, and its rail-to-rail topology allows electrode offset rejection. The logarithmic amplification block is composed of three cascaded true logarithmic amplification stages. Also, a chopper stabilization technique is used to improve the noise figure. This front-end interface is followed by an analog to digital convertor, and in order to prevent EEG signal distortion, the magnitude of the later signal is controlled by implementing new programming gain approach. Post-layout simulation in 0.18 μm CMOS technology demonstrates a High CMRR of 284 dB @50/60 Hz, an input referred noise of ~0.5 mVrs on 100 Hz BW and an input common mode ranges from 0.6 to 1.12 V for 1.8 V supply. The measured power consumption is 1.2 mW and the effective CLPGA area is 0.5 mm2 including the digital part needed for programming the gain.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
IP cores design from specifications to production: Modeling, verification, optimization, and protection Adaptively Modulated Optical OFDM transmission using two cascaded SOAs for optical access networks Quantization and fixed-point arithmetic for MIMO MMSE-IC linear turbo-equalization Modeling of the coupling phenomenon between a transmission line and a near-field excitation Accurate modeling for CMOS inverter overshooting time in nanoscale paradigm
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1