A. Gabrielli, G. de Robertis, F. Loddo, A. Ranieri
{"title":"SLHC前端探测器接口和读出慢控芯片的设计","authors":"A. Gabrielli, G. de Robertis, F. Loddo, A. Ranieri","doi":"10.1109/IWASI.2009.5184791","DOIUrl":null,"url":null,"abstract":"This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architecture (SCA), which will be designed and fabricated in a commercial 130 nm CMOS technology. This chip will be embedded within a high-speed data acquisition optical link (GBT) to control and monitor the front-end electronics — post-processing electronics for front-end sensors - proposed for future high-energy physics experiments at the super-Large Hadron Collider (SLHC), CERN, Geneva. The GBT link provides a transparent transport layer between the SCA and control electronics in the counting room. It will be provided with rad-hard redundant logic for critical circuits. The project follows a set of designs that were recently developed via a 250 nm CMOS technology for LHC experiments. Since this 250 nm specific technology used to design ASICs for the LHC will no longer be available as it was in the past, requesting an update technology for future experiments must be satisfied in any case. A test chip that implements three different redundant methodologies against Single Event Effects is also described. The ongoing work is within the Italian DACEL2 collaboration.","PeriodicalId":246540,"journal":{"name":"2009 3rd International Workshop on Advances in sensors and Interfaces","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-06-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of a slow-control chip to interface and read out front-end detectors at SLHC\",\"authors\":\"A. Gabrielli, G. de Robertis, F. Loddo, A. Ranieri\",\"doi\":\"10.1109/IWASI.2009.5184791\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architecture (SCA), which will be designed and fabricated in a commercial 130 nm CMOS technology. This chip will be embedded within a high-speed data acquisition optical link (GBT) to control and monitor the front-end electronics — post-processing electronics for front-end sensors - proposed for future high-energy physics experiments at the super-Large Hadron Collider (SLHC), CERN, Geneva. The GBT link provides a transparent transport layer between the SCA and control electronics in the counting room. It will be provided with rad-hard redundant logic for critical circuits. The project follows a set of designs that were recently developed via a 250 nm CMOS technology for LHC experiments. Since this 250 nm specific technology used to design ASICs for the LHC will no longer be available as it was in the past, requesting an update technology for future experiments must be satisfied in any case. A test chip that implements three different redundant methodologies against Single Event Effects is also described. The ongoing work is within the Italian DACEL2 collaboration.\",\"PeriodicalId\":246540,\"journal\":{\"name\":\"2009 3rd International Workshop on Advances in sensors and Interfaces\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-06-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 3rd International Workshop on Advances in sensors and Interfaces\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWASI.2009.5184791\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 3rd International Workshop on Advances in sensors and Interfaces","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWASI.2009.5184791","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of a slow-control chip to interface and read out front-end detectors at SLHC
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architecture (SCA), which will be designed and fabricated in a commercial 130 nm CMOS technology. This chip will be embedded within a high-speed data acquisition optical link (GBT) to control and monitor the front-end electronics — post-processing electronics for front-end sensors - proposed for future high-energy physics experiments at the super-Large Hadron Collider (SLHC), CERN, Geneva. The GBT link provides a transparent transport layer between the SCA and control electronics in the counting room. It will be provided with rad-hard redundant logic for critical circuits. The project follows a set of designs that were recently developed via a 250 nm CMOS technology for LHC experiments. Since this 250 nm specific technology used to design ASICs for the LHC will no longer be available as it was in the past, requesting an update technology for future experiments must be satisfied in any case. A test chip that implements three different redundant methodologies against Single Event Effects is also described. The ongoing work is within the Italian DACEL2 collaboration.