MOS固态存储器软错误率的改进

S. Murakami, K. Ichinose, K. Anami, S. Kayano
{"title":"MOS固态存储器软错误率的改进","authors":"S. Murakami, K. Ichinose, K. Anami, S. Kayano","doi":"10.1109/VLSIC.1988.1037422","DOIUrl":null,"url":null,"abstract":"I n t r o d u c t i o n Recently, the access time of VLSI CMOS SRAMS’.’.~ has come to the level of ECL RAMs. The a-particle induced soft error ia the SRAMs with high resistive load cell has been a serious problem, b c cause the soft error rate (SER) abruptly increases at the short cycle time ‘.‘. Although the SER is reduced by the increme of the capacitance in storage nodes, the scaled amnll cell area limits the increase of the capacitance. This paper proposes two unique improvement techniques with no extra ailicon area, and the SER is improved by 2 orders of magnitude.","PeriodicalId":115887,"journal":{"name":"Symposium 1988 on VLSI Circuits","volume":"158 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Improvement of soft error rate in MOS SRAMs\",\"authors\":\"S. Murakami, K. Ichinose, K. Anami, S. Kayano\",\"doi\":\"10.1109/VLSIC.1988.1037422\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"I n t r o d u c t i o n Recently, the access time of VLSI CMOS SRAMS’.’.~ has come to the level of ECL RAMs. The a-particle induced soft error ia the SRAMs with high resistive load cell has been a serious problem, b c cause the soft error rate (SER) abruptly increases at the short cycle time ‘.‘. Although the SER is reduced by the increme of the capacitance in storage nodes, the scaled amnll cell area limits the increase of the capacitance. This paper proposes two unique improvement techniques with no extra ailicon area, and the SER is improved by 2 orders of magnitude.\",\"PeriodicalId\":115887,\"journal\":{\"name\":\"Symposium 1988 on VLSI Circuits\",\"volume\":\"158 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Symposium 1988 on VLSI Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.1988.1037422\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1988 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1988.1037422","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

近年来,对VLSI CMOS sram的存取时间进行了研究。~已经达到了ECL RAMs的水平。在高阻负载传感器的sram中,a粒子引起的软误差一直是一个严重的问题,因为它会导致软误差率(SER)在短周期内突然增加。虽然SER会随着存储节点中电容的增加而降低,但缩小的小单元面积限制了电容的增加。本文提出了两种独特的改进技术,在不增加额外的ailicon面积的情况下,将SER提高了2个数量级。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Improvement of soft error rate in MOS SRAMs
I n t r o d u c t i o n Recently, the access time of VLSI CMOS SRAMS’.’.~ has come to the level of ECL RAMs. The a-particle induced soft error ia the SRAMs with high resistive load cell has been a serious problem, b c cause the soft error rate (SER) abruptly increases at the short cycle time ‘.‘. Although the SER is reduced by the increme of the capacitance in storage nodes, the scaled amnll cell area limits the increase of the capacitance. This paper proposes two unique improvement techniques with no extra ailicon area, and the SER is improved by 2 orders of magnitude.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A new CR-delay circuit technology for high-density and high-speed DRAMs Using active components to perform voltage division in digital-to-analog conversion A 50 dB variable gain amplifier using parasitic bipolar transistors in CMOS Design of a 32bit microprocessor, TX1 A single-chip adaptive DPCM intrafield video codec
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1