H.264解码器去块滤波器的VLSI设计

Shuang Zhao, Chao Lu, Xiaofang Zhou, Hao Min, Dian Zhou
{"title":"H.264解码器去块滤波器的VLSI设计","authors":"Shuang Zhao, Chao Lu, Xiaofang Zhou, Hao Min, Dian Zhou","doi":"10.1109/ICASIC.2007.4415748","DOIUrl":null,"url":null,"abstract":"De-blocking filter as the output of H.264 decoder affects the speed and throughput of the decoder directly. Based on the fact that the de-blocking filter applied in main profile is demanded more in speed and throughput than in area and consumption, this paper put forward a new structure for de-blocking filter system as well as the most timing cost edge filtering according to the filter algorithm. This circuit is implemented with Xilinx Vertex4 XC4VSX35, and the simulation result indicates this structure is more efficient in area and speed to some degree.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"VLSI design for de-blocking filter of H.264 decoder\",\"authors\":\"Shuang Zhao, Chao Lu, Xiaofang Zhou, Hao Min, Dian Zhou\",\"doi\":\"10.1109/ICASIC.2007.4415748\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"De-blocking filter as the output of H.264 decoder affects the speed and throughput of the decoder directly. Based on the fact that the de-blocking filter applied in main profile is demanded more in speed and throughput than in area and consumption, this paper put forward a new structure for de-blocking filter system as well as the most timing cost edge filtering according to the filter algorithm. This circuit is implemented with Xilinx Vertex4 XC4VSX35, and the simulation result indicates this structure is more efficient in area and speed to some degree.\",\"PeriodicalId\":120984,\"journal\":{\"name\":\"2007 7th International Conference on ASIC\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 7th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2007.4415748\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415748","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

去块滤波作为H.264解码器的输出直接影响解码器的速度和吞吐量。针对应用于主剖面的去块滤波器对速度和吞吐量的要求大于对面积和功耗的要求,本文提出了一种新的去块滤波器系统结构,并根据该滤波算法进行了时间开销最大的边缘滤波。该电路在Xilinx Vertex4 XC4VSX35上实现,仿真结果表明该结构在面积和速度上都有一定的效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
VLSI design for de-blocking filter of H.264 decoder
De-blocking filter as the output of H.264 decoder affects the speed and throughput of the decoder directly. Based on the fact that the de-blocking filter applied in main profile is demanded more in speed and throughput than in area and consumption, this paper put forward a new structure for de-blocking filter system as well as the most timing cost edge filtering according to the filter algorithm. This circuit is implemented with Xilinx Vertex4 XC4VSX35, and the simulation result indicates this structure is more efficient in area and speed to some degree.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Leakage power reduction through dual Vth assignment considering threshold voltage variation Software defined cognitive radios Multi-level signaling for energy-efficient on-chip interconnects An efficient transformation method for DFRM expansions Design, implementation and testing of an IEEE 802.11 b/g baseband chip
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1