先进节点晶圆间键合3d - ic的设计和签署方法(特邀)

G. Sisto, Rongmei Chen, R. Chou, G. V. D. Plas, E. Beyne, Rod Metcalfe, D. Milojevic
{"title":"先进节点晶圆间键合3d - ic的设计和签署方法(特邀)","authors":"G. Sisto, Rongmei Chen, R. Chou, G. V. D. Plas, E. Beyne, Rod Metcalfe, D. Milojevic","doi":"10.1109/SLIP52707.2021.00011","DOIUrl":null,"url":null,"abstract":"In this paper, we describe different design methodologies to bridge the gap between 3D and 2D Integrated Circuits in the Electronic Design Automation framework. An extended version of a Die-by-Die place and route flow for 3D systems is presented, focusing on the power management and timing optimization aspects. The corresponding sign-off methodologies to perform 3D power and timing optimization are developed using commercial tools. For both 3D-aware Multi-Die rail analysis and Static Timing Analysis, sample results on a test design example are included as means to validate the flows.","PeriodicalId":358944,"journal":{"name":"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design And Sign-off Methodologies For Wafer-To-Wafer Bonded 3D-ICs At Advanced Nodes (invited)\",\"authors\":\"G. Sisto, Rongmei Chen, R. Chou, G. V. D. Plas, E. Beyne, Rod Metcalfe, D. Milojevic\",\"doi\":\"10.1109/SLIP52707.2021.00011\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we describe different design methodologies to bridge the gap between 3D and 2D Integrated Circuits in the Electronic Design Automation framework. An extended version of a Die-by-Die place and route flow for 3D systems is presented, focusing on the power management and timing optimization aspects. The corresponding sign-off methodologies to perform 3D power and timing optimization are developed using commercial tools. For both 3D-aware Multi-Die rail analysis and Static Timing Analysis, sample results on a test design example are included as means to validate the flows.\",\"PeriodicalId\":358944,\"journal\":{\"name\":\"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SLIP52707.2021.00011\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SLIP52707.2021.00011","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

在本文中,我们描述了不同的设计方法,以弥合电子设计自动化框架中3D和2D集成电路之间的差距。提出了3D系统的一个扩展版本的逐模位置和路径流,重点是电源管理和时序优化方面。使用商业工具开发了相应的签名方法来执行3D功率和时序优化。对于3d感知多模导轨分析和静态时序分析,包括测试设计实例的样本结果,作为验证流程的手段。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design And Sign-off Methodologies For Wafer-To-Wafer Bonded 3D-ICs At Advanced Nodes (invited)
In this paper, we describe different design methodologies to bridge the gap between 3D and 2D Integrated Circuits in the Electronic Design Automation framework. An extended version of a Die-by-Die place and route flow for 3D systems is presented, focusing on the power management and timing optimization aspects. The corresponding sign-off methodologies to perform 3D power and timing optimization are developed using commercial tools. For both 3D-aware Multi-Die rail analysis and Static Timing Analysis, sample results on a test design example are included as means to validate the flows.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Reconfigurable on-chip wireless interconnections through optical phased arrays (Invited) Design And Sign-off Methodologies For Wafer-To-Wafer Bonded 3D-ICs At Advanced Nodes (invited) SID-Mesh: Diagonal Mesh Topology for Silicon Interposer in 2.5D NoC with Introducing a New Routing Algorithm A Novel System-Level Physics-Based Electromigration Modelling Framework: Application to the Power Delivery Network Design and System Technology Co-Optimization Sensitivity Prediction for VLSI Technology Development using Machine Learning
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1