Dhirendra Kumar, Kasif Nabi, P. K. Misra, M. Goswami
{"title":"基于改进帐篷图的真随机数生成器设计","authors":"Dhirendra Kumar, Kasif Nabi, P. K. Misra, M. Goswami","doi":"10.1109/ISES.2018.00016","DOIUrl":null,"url":null,"abstract":"This paper introduces design and implementation of True Random Number Generator (TRNG) based on discrete time chaos map, which uses two chaotic maps to avoid the limitation of lesser entropy generated using single chaotic map based TRNG and offset error of the current mirror as well as the mismatch of transistor for enhanced randomness. The proposed architecture is implemented considering two modified tent map (MTM) together with different design of sample and hold (S/H) and comparator circuits. The design utilizes less resources yielding hardware redundancy and also enhances the level of randomness. This TRNG have been designed and validated using 180nm CMOS technology in cadence virtuoso tool. Power dissipation and speed have been obtained as 2.4mW and 50Mbps respectively. The generated random bit stream have also been sampled and converted to binary format in MATLAB and tested through NIST 800.22 statistical test suite for validation. The proposed design pass efficiency is more than 90%.","PeriodicalId":447663,"journal":{"name":"2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Modified Tent Map Based Design for True Random Number Generator\",\"authors\":\"Dhirendra Kumar, Kasif Nabi, P. K. Misra, M. Goswami\",\"doi\":\"10.1109/ISES.2018.00016\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces design and implementation of True Random Number Generator (TRNG) based on discrete time chaos map, which uses two chaotic maps to avoid the limitation of lesser entropy generated using single chaotic map based TRNG and offset error of the current mirror as well as the mismatch of transistor for enhanced randomness. The proposed architecture is implemented considering two modified tent map (MTM) together with different design of sample and hold (S/H) and comparator circuits. The design utilizes less resources yielding hardware redundancy and also enhances the level of randomness. This TRNG have been designed and validated using 180nm CMOS technology in cadence virtuoso tool. Power dissipation and speed have been obtained as 2.4mW and 50Mbps respectively. The generated random bit stream have also been sampled and converted to binary format in MATLAB and tested through NIST 800.22 statistical test suite for validation. The proposed design pass efficiency is more than 90%.\",\"PeriodicalId\":447663,\"journal\":{\"name\":\"2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISES.2018.00016\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISES.2018.00016","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Modified Tent Map Based Design for True Random Number Generator
This paper introduces design and implementation of True Random Number Generator (TRNG) based on discrete time chaos map, which uses two chaotic maps to avoid the limitation of lesser entropy generated using single chaotic map based TRNG and offset error of the current mirror as well as the mismatch of transistor for enhanced randomness. The proposed architecture is implemented considering two modified tent map (MTM) together with different design of sample and hold (S/H) and comparator circuits. The design utilizes less resources yielding hardware redundancy and also enhances the level of randomness. This TRNG have been designed and validated using 180nm CMOS technology in cadence virtuoso tool. Power dissipation and speed have been obtained as 2.4mW and 50Mbps respectively. The generated random bit stream have also been sampled and converted to binary format in MATLAB and tested through NIST 800.22 statistical test suite for validation. The proposed design pass efficiency is more than 90%.