{"title":"基于TCP/IP的透明接口设计仿真在Altera Nios®板的FPGA上实现","authors":"Arthur Silitonga, M. Hutabarat","doi":"10.1109/TSSA.2015.7440432","DOIUrl":null,"url":null,"abstract":"A TCP/IP-based interface design has been designed, and the interface can process data based on the Ethernet IEEE 802.3 Standard. This interface is able to identify Ethernet Frame IEEE 802.3, Header of LLC 802.2, Header and the Packet Data of IP Datagram. In addition, the interface can perform simple encryption process, and renew FCS (Frame Check Sequence) data of an ethernet frame. After the interface design had been simulated, it was implemented onto Altera Stratix EP1S10F780C6ES FPGA of an Altera Nios® Board. The interface's synthesis result shows that the interface's internal frequency is up to 78.01 MHz. Moreover, the implementation result was verified using SignalTap II Logic Analyzer. The interface functions as an emulator properly which can operate in half duplex mode.","PeriodicalId":428512,"journal":{"name":"2015 9th International Conference on Telecommunication Systems Services and Applications (TSSA)","volume":"84 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An emulation of transparent interface design based on TCP/IP implemented onto FPGA of an Altera Nios® Board\",\"authors\":\"Arthur Silitonga, M. Hutabarat\",\"doi\":\"10.1109/TSSA.2015.7440432\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A TCP/IP-based interface design has been designed, and the interface can process data based on the Ethernet IEEE 802.3 Standard. This interface is able to identify Ethernet Frame IEEE 802.3, Header of LLC 802.2, Header and the Packet Data of IP Datagram. In addition, the interface can perform simple encryption process, and renew FCS (Frame Check Sequence) data of an ethernet frame. After the interface design had been simulated, it was implemented onto Altera Stratix EP1S10F780C6ES FPGA of an Altera Nios® Board. The interface's synthesis result shows that the interface's internal frequency is up to 78.01 MHz. Moreover, the implementation result was verified using SignalTap II Logic Analyzer. The interface functions as an emulator properly which can operate in half duplex mode.\",\"PeriodicalId\":428512,\"journal\":{\"name\":\"2015 9th International Conference on Telecommunication Systems Services and Applications (TSSA)\",\"volume\":\"84 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 9th International Conference on Telecommunication Systems Services and Applications (TSSA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TSSA.2015.7440432\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 9th International Conference on Telecommunication Systems Services and Applications (TSSA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TSSA.2015.7440432","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An emulation of transparent interface design based on TCP/IP implemented onto FPGA of an Altera Nios® Board
A TCP/IP-based interface design has been designed, and the interface can process data based on the Ethernet IEEE 802.3 Standard. This interface is able to identify Ethernet Frame IEEE 802.3, Header of LLC 802.2, Header and the Packet Data of IP Datagram. In addition, the interface can perform simple encryption process, and renew FCS (Frame Check Sequence) data of an ethernet frame. After the interface design had been simulated, it was implemented onto Altera Stratix EP1S10F780C6ES FPGA of an Altera Nios® Board. The interface's synthesis result shows that the interface's internal frequency is up to 78.01 MHz. Moreover, the implementation result was verified using SignalTap II Logic Analyzer. The interface functions as an emulator properly which can operate in half duplex mode.