使用事务级模型对DVD处理器进行性能评估

S. Sudharsanan
{"title":"使用事务级模型对DVD处理器进行性能评估","authors":"S. Sudharsanan","doi":"10.1109/ISCE.2004.1375972","DOIUrl":null,"url":null,"abstract":"Modern dav DVD processors are classic e.ram& of system-on-chip (SoC) devigns that grew in an incremental fashion over a long period of development. Performance evolnation of s7rch systems consisting of mnltiple heterogeneous processors at the architectural level is a/airl,v complu and time-consuming efort. The traditional approacli qfwing cycle accurate simulotors is slow in sim~ilution speed and is d;ffirzilt in terms ofintegrating tlie SoC model. Al.so, in mony insiunces, siich models are not necessau?, since certain architectriral .fC;utzires snch as the processor interconnection and ronting nehvorks or memou?, system inierfbces are the ones to he determined in ear& design stage.x In this paper. u’e look at performance evaluation of such an SoC for DVD processing hv means of transaction level models zising Sy.7-","PeriodicalId":169376,"journal":{"name":"IEEE International Symposium on Consumer Electronics, 2004","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Performance evaluation of a DVD processor using transaction level models\",\"authors\":\"S. Sudharsanan\",\"doi\":\"10.1109/ISCE.2004.1375972\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern dav DVD processors are classic e.ram& of system-on-chip (SoC) devigns that grew in an incremental fashion over a long period of development. Performance evolnation of s7rch systems consisting of mnltiple heterogeneous processors at the architectural level is a/airl,v complu and time-consuming efort. The traditional approacli qfwing cycle accurate simulotors is slow in sim~ilution speed and is d;ffirzilt in terms ofintegrating tlie SoC model. Al.so, in mony insiunces, siich models are not necessau?, since certain architectriral .fC;utzires snch as the processor interconnection and ronting nehvorks or memou?, system inierfbces are the ones to he determined in ear& design stage.x In this paper. u’e look at performance evaluation of such an SoC for DVD processing hv means of transaction level models zising Sy.7-\",\"PeriodicalId\":169376,\"journal\":{\"name\":\"IEEE International Symposium on Consumer Electronics, 2004\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE International Symposium on Consumer Electronics, 2004\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCE.2004.1375972\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Symposium on Consumer Electronics, 2004","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCE.2004.1375972","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

现代DVD处理器是经典的片上系统(SoC)设计,在长时间的发展中以增量方式增长。在架构级别上,由多个异构处理器组成的多线程系统的性能演化是一项复杂且耗时的工作。传统的循环精确模拟器的仿真速度较慢,且在集成SoC模型方面存在缺陷。那么,在金钱方面,哪些模式是不必要的呢?由于某些架构应用程序可以作为处理器互连和前端网络或备忘录。系统的界面是在早期设计阶段确定的。在本文中。我们已经看到了这样一个SoC的性能评估,用于DVD处理,它的事务级模型为Sy.7-
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Performance evaluation of a DVD processor using transaction level models
Modern dav DVD processors are classic e.ram& of system-on-chip (SoC) devigns that grew in an incremental fashion over a long period of development. Performance evolnation of s7rch systems consisting of mnltiple heterogeneous processors at the architectural level is a/airl,v complu and time-consuming efort. The traditional approacli qfwing cycle accurate simulotors is slow in sim~ilution speed and is d;ffirzilt in terms ofintegrating tlie SoC model. Al.so, in mony insiunces, siich models are not necessau?, since certain architectriral .fC;utzires snch as the processor interconnection and ronting nehvorks or memou?, system inierfbces are the ones to he determined in ear& design stage.x In this paper. u’e look at performance evaluation of such an SoC for DVD processing hv means of transaction level models zising Sy.7-
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and realization of the resource management for a set-top-box An analysis of real time implementation of fourier transform-based frequency recognition algorithms An av system using natural language understanding A novel rate control algorithm in the heterogeneous transcoding Rate adaptation with hybrid ARQ based on cross layer information for satellite communication systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1