激光光电注入内节点时间裕度分析的可靠性/设计评估

D. J. Burns, Mark T. Pronobis, C. Eldering, Robert J. Hillman
{"title":"激光光电注入内节点时间裕度分析的可靠性/设计评估","authors":"D. J. Burns, Mark T. Pronobis, C. Eldering, Robert J. Hillman","doi":"10.1109/IRPS.1984.362023","DOIUrl":null,"url":null,"abstract":"A new device analysis technique is discussed which may prove useful in characterizing critical timing paths and analyzing timing related failure modes in high clock rate VLSI circuits. A focussed laser is used to inject localized photocurrent at the drain of a single transistor as the device is tested. The resulting effects on circuit performance have been studied and it is shown that individual circuit path propagation delays can be increased in this manner. To assign a relative value to a measurement, the operating frequency, power supply voltage or injected photocurrent level can be varied with the others fixed until the device just fails. Models, circuit simulations and experimental results obtained using this technique on a simple gate and results measured on CMOS microprocessors are given in this paper. Possible applications of the technique beyond the analysis of frequency sensitive failures include experimentally locating performance limiting timing paths in a circuit and assessing a circuit's sensitivity to process or failure mechanism induced drifts in device parameters which affect timing.","PeriodicalId":326004,"journal":{"name":"22nd International Reliability Physics Symposium","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1984-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Reliability/Design Assessment by Internal-Node Timing-Margin Analysis using Laser Photocurrent-Injection\",\"authors\":\"D. J. Burns, Mark T. Pronobis, C. Eldering, Robert J. Hillman\",\"doi\":\"10.1109/IRPS.1984.362023\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new device analysis technique is discussed which may prove useful in characterizing critical timing paths and analyzing timing related failure modes in high clock rate VLSI circuits. A focussed laser is used to inject localized photocurrent at the drain of a single transistor as the device is tested. The resulting effects on circuit performance have been studied and it is shown that individual circuit path propagation delays can be increased in this manner. To assign a relative value to a measurement, the operating frequency, power supply voltage or injected photocurrent level can be varied with the others fixed until the device just fails. Models, circuit simulations and experimental results obtained using this technique on a simple gate and results measured on CMOS microprocessors are given in this paper. Possible applications of the technique beyond the analysis of frequency sensitive failures include experimentally locating performance limiting timing paths in a circuit and assessing a circuit's sensitivity to process or failure mechanism induced drifts in device parameters which affect timing.\",\"PeriodicalId\":326004,\"journal\":{\"name\":\"22nd International Reliability Physics Symposium\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1984-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"22nd International Reliability Physics Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.1984.362023\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"22nd International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.1984.362023","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

讨论了一种新的器件分析技术,该技术可用于高时钟速率VLSI电路中关键时序路径的表征和时序相关失效模式的分析。在测试器件时,使用聚焦激光器在单个晶体管的漏极注入局部光电流。研究了由此产生的对电路性能的影响,并表明可以通过这种方式增加单个电路路径的传播延迟。为了给测量值赋一个相对值,可以改变工作频率、电源电压或注入的光电流水平,而其他固定不变,直到设备失效。文中给出了该技术在简单栅极上的模型、电路仿真和实验结果,以及在CMOS微处理器上的测量结果。除了分析频率敏感故障之外,该技术的可能应用包括在电路中实验定位性能限制时序路径,以及评估电路对影响时序的工艺或故障机制引起的器件参数漂移的灵敏度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Reliability/Design Assessment by Internal-Node Timing-Margin Analysis using Laser Photocurrent-Injection
A new device analysis technique is discussed which may prove useful in characterizing critical timing paths and analyzing timing related failure modes in high clock rate VLSI circuits. A focussed laser is used to inject localized photocurrent at the drain of a single transistor as the device is tested. The resulting effects on circuit performance have been studied and it is shown that individual circuit path propagation delays can be increased in this manner. To assign a relative value to a measurement, the operating frequency, power supply voltage or injected photocurrent level can be varied with the others fixed until the device just fails. Models, circuit simulations and experimental results obtained using this technique on a simple gate and results measured on CMOS microprocessors are given in this paper. Possible applications of the technique beyond the analysis of frequency sensitive failures include experimentally locating performance limiting timing paths in a circuit and assessing a circuit's sensitivity to process or failure mechanism induced drifts in device parameters which affect timing.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Electromigration Study of the Al-Cu/Ti/Al-Cu System Lifetime of Bonded Contacts on Thin Film Metallizations Characteristics & Reliability of 100Å Oxides Epoxy Degradation Induced Au-Al Intermetallic Void Formation in Plastic Encapsulated MOS Memories Sputtered Ti-Doped Al-Si for Enhanced Interconnect Reliability
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1