QFN-SIP封装的介绍:工艺挑战和技术问题

Lee Chee How, Thong Kai Choh, L. Guan, L. Khor
{"title":"QFN-SIP封装的介绍:工艺挑战和技术问题","authors":"Lee Chee How, Thong Kai Choh, L. Guan, L. Khor","doi":"10.1109/IEMT.2008.5507792","DOIUrl":null,"url":null,"abstract":"The continuous need for higher levels of integration, lower costs and a growing awareness of complete system configuration is the main driving factor behind the System In Package (SIP) solutions. System In Package today has moved from merely multiple dies into a complete fully functional sub-system that contain a combination of multiple die, passive components, Inductors and IC packages. All these are package into a standard IC package format. QFN-SIP package is introduced as a potential alternative to 2 layer substrate based SIP. Its main advantage being lower cost. Assembly processes for SIP is a combination of what used to be strictly SMT and that of conventional semiconductor processes. These process combinations coupled with layout complexity leads to new process challenges and a consideration at it is applied on the QFN package. This paper discusses in detail the overall process challenges and possible solutions that must be taken into account in order to build a QFN-SIP package that is able to withstand a minimum of MSL3 @ 260?C reflow and the rest of the environmental stress tests as required of an IC package.","PeriodicalId":151085,"journal":{"name":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An introduction of QFN-SIP package: Process challenges and technical issues\",\"authors\":\"Lee Chee How, Thong Kai Choh, L. Guan, L. Khor\",\"doi\":\"10.1109/IEMT.2008.5507792\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continuous need for higher levels of integration, lower costs and a growing awareness of complete system configuration is the main driving factor behind the System In Package (SIP) solutions. System In Package today has moved from merely multiple dies into a complete fully functional sub-system that contain a combination of multiple die, passive components, Inductors and IC packages. All these are package into a standard IC package format. QFN-SIP package is introduced as a potential alternative to 2 layer substrate based SIP. Its main advantage being lower cost. Assembly processes for SIP is a combination of what used to be strictly SMT and that of conventional semiconductor processes. These process combinations coupled with layout complexity leads to new process challenges and a consideration at it is applied on the QFN package. This paper discusses in detail the overall process challenges and possible solutions that must be taken into account in order to build a QFN-SIP package that is able to withstand a minimum of MSL3 @ 260?C reflow and the rest of the environmental stress tests as required of an IC package.\",\"PeriodicalId\":151085,\"journal\":{\"name\":\"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2008.5507792\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2008.5507792","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

对更高集成度、更低成本的持续需求和对完整系统配置的不断增长的认识是系统级封装(SIP)解决方案背后的主要驱动因素。今天的系统封装已经从仅仅多个芯片转变为一个完整的全功能子系统,包含多个芯片,无源元件,电感器和IC封装的组合。所有这些都被封装成一个标准的IC封装格式。QFN-SIP封装作为基于2层基板的SIP的潜在替代方案被引入。它的主要优点是成本较低。SIP的组装工艺是过去严格的SMT和传统半导体工艺的结合。这些工艺组合加上布局的复杂性导致了新的工艺挑战,并考虑将其应用于QFN封装。本文详细讨论了为了构建能够承受最低MSL3 @ 260?C回流和IC封装所需的其余环境压力测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
An introduction of QFN-SIP package: Process challenges and technical issues
The continuous need for higher levels of integration, lower costs and a growing awareness of complete system configuration is the main driving factor behind the System In Package (SIP) solutions. System In Package today has moved from merely multiple dies into a complete fully functional sub-system that contain a combination of multiple die, passive components, Inductors and IC packages. All these are package into a standard IC package format. QFN-SIP package is introduced as a potential alternative to 2 layer substrate based SIP. Its main advantage being lower cost. Assembly processes for SIP is a combination of what used to be strictly SMT and that of conventional semiconductor processes. These process combinations coupled with layout complexity leads to new process challenges and a consideration at it is applied on the QFN package. This paper discusses in detail the overall process challenges and possible solutions that must be taken into account in order to build a QFN-SIP package that is able to withstand a minimum of MSL3 @ 260?C reflow and the rest of the environmental stress tests as required of an IC package.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Process development and reliability evaluation of Electrically conductive adhesives (ECA) for low temperature SMT assembly Lead-free solder ball attach improvement on FCPBGA with SOP pad finishing High efficiency 850 nm Vertical-Cavity Surface-Emitting Laser using fan-pad metallization and trench patterning A comparison study on SnAgNiCo and Sn3.8Ag0.7Cu C5 lead free solder system Pressure sensors based on MEMS, operating in harsh environments (touch-mode)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1