{"title":"工业实时应用高可靠性微机系统的设计与评价","authors":"Yen-Tseng Hsu, Chen-Fa Hsu","doi":"10.1109/IAS.1991.178096","DOIUrl":null,"url":null,"abstract":"In addition to high reliability, coverage, error latency, and retry time are important factors in the design of fault tolerant computer systems. In the proposed architecture, an error-reporting circuit and a faulty address latch are designed to detect the failure and to minimize the retry time, respectively. The MIL-HDBK-217E model is used to predict the failure rates of system module, processor module, memory module, and hard core. It is shown that the mission time improvement factor of the proposed system is almost independent of a given reliability. A Markov process model is used to evaluate the reliability and analyze the coverage, the error latency, and the retry time of the proposed system. The proposed architecture possesses short retry time, high reliability, high coverage, low error latency, and is well suited for real-time industry applications.<<ETX>>","PeriodicalId":294244,"journal":{"name":"Conference Record of the 1991 IEEE Industry Applications Society Annual Meeting","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-09-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"On designing and evaluating a high reliability microcomputer system for real-time industry applications\",\"authors\":\"Yen-Tseng Hsu, Chen-Fa Hsu\",\"doi\":\"10.1109/IAS.1991.178096\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In addition to high reliability, coverage, error latency, and retry time are important factors in the design of fault tolerant computer systems. In the proposed architecture, an error-reporting circuit and a faulty address latch are designed to detect the failure and to minimize the retry time, respectively. The MIL-HDBK-217E model is used to predict the failure rates of system module, processor module, memory module, and hard core. It is shown that the mission time improvement factor of the proposed system is almost independent of a given reliability. A Markov process model is used to evaluate the reliability and analyze the coverage, the error latency, and the retry time of the proposed system. The proposed architecture possesses short retry time, high reliability, high coverage, low error latency, and is well suited for real-time industry applications.<<ETX>>\",\"PeriodicalId\":294244,\"journal\":{\"name\":\"Conference Record of the 1991 IEEE Industry Applications Society Annual Meeting\",\"volume\":\"79 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-09-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Conference Record of the 1991 IEEE Industry Applications Society Annual Meeting\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IAS.1991.178096\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record of the 1991 IEEE Industry Applications Society Annual Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IAS.1991.178096","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
On designing and evaluating a high reliability microcomputer system for real-time industry applications
In addition to high reliability, coverage, error latency, and retry time are important factors in the design of fault tolerant computer systems. In the proposed architecture, an error-reporting circuit and a faulty address latch are designed to detect the failure and to minimize the retry time, respectively. The MIL-HDBK-217E model is used to predict the failure rates of system module, processor module, memory module, and hard core. It is shown that the mission time improvement factor of the proposed system is almost independent of a given reliability. A Markov process model is used to evaluate the reliability and analyze the coverage, the error latency, and the retry time of the proposed system. The proposed architecture possesses short retry time, high reliability, high coverage, low error latency, and is well suited for real-time industry applications.<>