{"title":"IDDT测试晶体管级故障模型的实验与仿真","authors":"Shuyan Jiang, Yong-Le Xie, Dajin Yu, Gang Luo","doi":"10.1109/ASEMD.2009.5306676","DOIUrl":null,"url":null,"abstract":"Fault and fault model is the fundament of IC diagnosis. Fault model based on IDDT and its test is the hot issue of modern IC fault diagnosis at present. Open and short fault models of inverter, NAND gate, and SRAM of CMOS technology were built in this paper. In the experiments, we selected the deep sub-micron of 0.18 μm CMOS technology to simulate with HSPICE. The simulations of IDDT waveforms and FFT transform waveforms of different fault models were made and the results were indicated that the IDDT test method can detect the open and short fault of CMOS devices effectively.","PeriodicalId":354649,"journal":{"name":"2009 International Conference on Applied Superconductivity and Electromagnetic Devices","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Experiment and simulation of transistor level fault model of IDDT test\",\"authors\":\"Shuyan Jiang, Yong-Le Xie, Dajin Yu, Gang Luo\",\"doi\":\"10.1109/ASEMD.2009.5306676\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Fault and fault model is the fundament of IC diagnosis. Fault model based on IDDT and its test is the hot issue of modern IC fault diagnosis at present. Open and short fault models of inverter, NAND gate, and SRAM of CMOS technology were built in this paper. In the experiments, we selected the deep sub-micron of 0.18 μm CMOS technology to simulate with HSPICE. The simulations of IDDT waveforms and FFT transform waveforms of different fault models were made and the results were indicated that the IDDT test method can detect the open and short fault of CMOS devices effectively.\",\"PeriodicalId\":354649,\"journal\":{\"name\":\"2009 International Conference on Applied Superconductivity and Electromagnetic Devices\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-10-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Conference on Applied Superconductivity and Electromagnetic Devices\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASEMD.2009.5306676\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Applied Superconductivity and Electromagnetic Devices","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASEMD.2009.5306676","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Experiment and simulation of transistor level fault model of IDDT test
Fault and fault model is the fundament of IC diagnosis. Fault model based on IDDT and its test is the hot issue of modern IC fault diagnosis at present. Open and short fault models of inverter, NAND gate, and SRAM of CMOS technology were built in this paper. In the experiments, we selected the deep sub-micron of 0.18 μm CMOS technology to simulate with HSPICE. The simulations of IDDT waveforms and FFT transform waveforms of different fault models were made and the results were indicated that the IDDT test method can detect the open and short fault of CMOS devices effectively.