高级加密标准的伪随机自检体系结构

Flavius Opritoiu, Andreea Bozesan, M. Vladutiu
{"title":"高级加密标准的伪随机自检体系结构","authors":"Flavius Opritoiu, Andreea Bozesan, M. Vladutiu","doi":"10.1109/SIITME.2013.6743689","DOIUrl":null,"url":null,"abstract":"A pseudo random test strategy for the AES is presented in this paper, suitable for fault tolerant cryptographic designs. The proposed solution is capable of assessing the integrity of a crypto-chip in a non-concurrent, autonomous manner. The error detection strategy relies on iterated execution of the crypto-system's components in order to reduce the complexity of the test architecture and the test length. Alternative verification structures are considered with respect to uniform pseudo random stimulation of the datapath and the key scheduler. Furthermore, the proposed test method offers a good trade-off between the length of the test process and the storage requirements for the correct responses. The article investigates the integration of the proposed error detection technique into fault tolerant designs. The presented test architecture entails reduced area overhead.","PeriodicalId":267846,"journal":{"name":"2013 IEEE 19th International Symposium for Design and Technology in Electronic Packaging (SIITME)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Pseudo random self-test architecture for Advanced Encryption Standard\",\"authors\":\"Flavius Opritoiu, Andreea Bozesan, M. Vladutiu\",\"doi\":\"10.1109/SIITME.2013.6743689\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A pseudo random test strategy for the AES is presented in this paper, suitable for fault tolerant cryptographic designs. The proposed solution is capable of assessing the integrity of a crypto-chip in a non-concurrent, autonomous manner. The error detection strategy relies on iterated execution of the crypto-system's components in order to reduce the complexity of the test architecture and the test length. Alternative verification structures are considered with respect to uniform pseudo random stimulation of the datapath and the key scheduler. Furthermore, the proposed test method offers a good trade-off between the length of the test process and the storage requirements for the correct responses. The article investigates the integration of the proposed error detection technique into fault tolerant designs. The presented test architecture entails reduced area overhead.\",\"PeriodicalId\":267846,\"journal\":{\"name\":\"2013 IEEE 19th International Symposium for Design and Technology in Electronic Packaging (SIITME)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 19th International Symposium for Design and Technology in Electronic Packaging (SIITME)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIITME.2013.6743689\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 19th International Symposium for Design and Technology in Electronic Packaging (SIITME)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIITME.2013.6743689","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文提出了一种适用于容错密码设计的AES伪随机测试策略。提出的解决方案能够以非并发、自主的方式评估加密芯片的完整性。错误检测策略依赖于加密系统组件的迭代执行,以减少测试体系结构的复杂性和测试长度。考虑了数据路径和键调度器的统一伪随机刺激的替代验证结构。此外,所提出的测试方法在测试过程的长度和正确响应的存储需求之间提供了一个很好的权衡。本文研究了将所提出的错误检测技术集成到容错设计中的问题。所提出的测试体系结构需要减少面积开销。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Pseudo random self-test architecture for Advanced Encryption Standard
A pseudo random test strategy for the AES is presented in this paper, suitable for fault tolerant cryptographic designs. The proposed solution is capable of assessing the integrity of a crypto-chip in a non-concurrent, autonomous manner. The error detection strategy relies on iterated execution of the crypto-system's components in order to reduce the complexity of the test architecture and the test length. Alternative verification structures are considered with respect to uniform pseudo random stimulation of the datapath and the key scheduler. Furthermore, the proposed test method offers a good trade-off between the length of the test process and the storage requirements for the correct responses. The article investigates the integration of the proposed error detection technique into fault tolerant designs. The presented test architecture entails reduced area overhead.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Investigating the mechanical effect of the solder joint thickness with simulation Differential power analysis: Simulated versus experimental attacks Data improvement in lab verification of smart power products using DoE New method for calculating the necessary amount of solder paste for Pin-in-paste technology Lead/Lead Free solder joints comparative shear tests function of working temperature and soldering thermal profile
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1