采用启发式调度算法降低VLSI CMOS数字电路的平均温度和峰值温度

W. Szczesniak
{"title":"采用启发式调度算法降低VLSI CMOS数字电路的平均温度和峰值温度","authors":"W. Szczesniak","doi":"10.1109/THERMINIC.2007.4451782","DOIUrl":null,"url":null,"abstract":"This paper presents a BPD (balanced power dissipation) heuristic scheduling algorithm applied to VLSI CMOS digital circuits/systems in order to reduce the global computational demand and provide balanced power dissipation of computational units of the designed digital VLSI CMOS system during the task assignment stage. It results in reduction of the average and peak temperatures of VLSI CMOS digital circuits. The elaborated algorithm is based on balanced power dissipation of local computational (processing) units and does not deteriorate the throughput of the whole VLSI CMOS digital system.","PeriodicalId":264943,"journal":{"name":"2007 13th International Workshop on Thermal Investigation of ICs and Systems (THERMINIC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2007-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reducing average and peak temperatures of VLSI CMOS digital circuits by means of heuristic scheduling algorithm\",\"authors\":\"W. Szczesniak\",\"doi\":\"10.1109/THERMINIC.2007.4451782\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a BPD (balanced power dissipation) heuristic scheduling algorithm applied to VLSI CMOS digital circuits/systems in order to reduce the global computational demand and provide balanced power dissipation of computational units of the designed digital VLSI CMOS system during the task assignment stage. It results in reduction of the average and peak temperatures of VLSI CMOS digital circuits. The elaborated algorithm is based on balanced power dissipation of local computational (processing) units and does not deteriorate the throughput of the whole VLSI CMOS digital system.\",\"PeriodicalId\":264943,\"journal\":{\"name\":\"2007 13th International Workshop on Thermal Investigation of ICs and Systems (THERMINIC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 13th International Workshop on Thermal Investigation of ICs and Systems (THERMINIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/THERMINIC.2007.4451782\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 13th International Workshop on Thermal Investigation of ICs and Systems (THERMINIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/THERMINIC.2007.4451782","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种适用于VLSI CMOS数字电路/系统的BPD(均衡功耗)启发式调度算法,以减少所设计的数字VLSI CMOS系统在任务分配阶段的全局计算需求和计算单元的均衡功耗。它降低了VLSI CMOS数字电路的平均温度和峰值温度。该算法基于局部计算(处理)单元的均衡功耗,不影响整个VLSI CMOS数字系统的吞吐量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Reducing average and peak temperatures of VLSI CMOS digital circuits by means of heuristic scheduling algorithm
This paper presents a BPD (balanced power dissipation) heuristic scheduling algorithm applied to VLSI CMOS digital circuits/systems in order to reduce the global computational demand and provide balanced power dissipation of computational units of the designed digital VLSI CMOS system during the task assignment stage. It results in reduction of the average and peak temperatures of VLSI CMOS digital circuits. The elaborated algorithm is based on balanced power dissipation of local computational (processing) units and does not deteriorate the throughput of the whole VLSI CMOS digital system.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Evaluation technique for the failure life scatter of lead-free solder joints in electronic device Vibration combined high Temperature Cycle Tests for capacitive MEMS accelerometers New reliability assessment method for solder joints in BGA package by considering the interaction between design factors Development of a prototype thermal management solution for 3-D stacked chip electronics by interleaved solid spreaders and synthetic jets Influence of transparent surface layer on effective thermoreflectance coefficient of typical stacked electronic structures
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1