用通用黑盒法模拟系统中mos晶体管在ESD和干扰脉冲下的瞬态行为

Michael Ammer, A. Rupp, Yiqun Cao, C. Russ, Martin Sauter, L. Maurer
{"title":"用通用黑盒法模拟系统中mos晶体管在ESD和干扰脉冲下的瞬态行为","authors":"Michael Ammer, A. Rupp, Yiqun Cao, C. Russ, Martin Sauter, L. Maurer","doi":"10.23919/EOS/ESD.2018.8509756","DOIUrl":null,"url":null,"abstract":"On-chip ESD protection in smart power technologies is often done with MOSFETs, either self-protecting or as dedicated ESD-protection. Turned on by intrinsic gate-drain capacitive coupling they conduct dynamically channel current as well as additional avalanche current depending on MOSFET type. A generic approach to model this transient behavior for system ESD and disturbance pulse simulation is presented.","PeriodicalId":328499,"journal":{"name":"2018 40th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD)","volume":"67 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Modeling the Transient Behavior of MOS-Transistors during ESD and Disturbance Pulses in a System with a Generic Black Box Approach\",\"authors\":\"Michael Ammer, A. Rupp, Yiqun Cao, C. Russ, Martin Sauter, L. Maurer\",\"doi\":\"10.23919/EOS/ESD.2018.8509756\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"On-chip ESD protection in smart power technologies is often done with MOSFETs, either self-protecting or as dedicated ESD-protection. Turned on by intrinsic gate-drain capacitive coupling they conduct dynamically channel current as well as additional avalanche current depending on MOSFET type. A generic approach to model this transient behavior for system ESD and disturbance pulse simulation is presented.\",\"PeriodicalId\":328499,\"journal\":{\"name\":\"2018 40th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD)\",\"volume\":\"67 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 40th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/EOS/ESD.2018.8509756\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 40th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/EOS/ESD.2018.8509756","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

智能电源技术中的片上ESD保护通常由mosfet完成,要么是自我保护,要么是专用的ESD保护。通过本特性栅漏电容耦合打开,它们根据MOSFET类型动态传导通道电流以及附加雪崩电流。提出了一种用于系统ESD和干扰脉冲仿真的暂态行为模型的通用方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Modeling the Transient Behavior of MOS-Transistors during ESD and Disturbance Pulses in a System with a Generic Black Box Approach
On-chip ESD protection in smart power technologies is often done with MOSFETs, either self-protecting or as dedicated ESD-protection. Turned on by intrinsic gate-drain capacitive coupling they conduct dynamically channel current as well as additional avalanche current depending on MOSFET type. A generic approach to model this transient behavior for system ESD and disturbance pulse simulation is presented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Relationship between footwear resistance and personal grounding through footwear and flooring An Application of System Level Efficient ESD Design for HighSpeed USB3.x Interface ESD Shielding of Thermoformed Clam Shell Packaging Comparison of surface and volume resistance measurements made with standard and non-standard electrodes Unexpected Latchup Risk Observed in FDSOI Technology – Analysis and Prevention Techniques
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1