V. Stenin, A. V. Antonyuk, P. Stepanov, Yu. V. Katunin
{"title":"基于硬化元件的65纳米CMOS平移缓冲设计","authors":"V. Stenin, A. V. Antonyuk, P. Stepanov, Yu. V. Katunin","doi":"10.1109/TELFOR.2017.8249393","DOIUrl":null,"url":null,"abstract":"The translation lookaside buffer is designed on the base of STG DICE cells with transistors which are spaced into two groups together with transistors of the output combinational logic. The elements contain two spaced identical blocks for the resistance to impacts of single nuclear particles compared to elements on 6-transistors memory cells. Basic elements that were used have no upsets of states during simulations at the linear energy transfer on tracks up to 60 MeV×cm2/mg. In combinational logic of the elements of matching and masking short-term noise pulses can occur.","PeriodicalId":422501,"journal":{"name":"2017 25th Telecommunication Forum (TELFOR)","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Design of the 65-nm CMOS translation lookaside buffer on the hardened elements\",\"authors\":\"V. Stenin, A. V. Antonyuk, P. Stepanov, Yu. V. Katunin\",\"doi\":\"10.1109/TELFOR.2017.8249393\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The translation lookaside buffer is designed on the base of STG DICE cells with transistors which are spaced into two groups together with transistors of the output combinational logic. The elements contain two spaced identical blocks for the resistance to impacts of single nuclear particles compared to elements on 6-transistors memory cells. Basic elements that were used have no upsets of states during simulations at the linear energy transfer on tracks up to 60 MeV×cm2/mg. In combinational logic of the elements of matching and masking short-term noise pulses can occur.\",\"PeriodicalId\":422501,\"journal\":{\"name\":\"2017 25th Telecommunication Forum (TELFOR)\",\"volume\":\"63 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 25th Telecommunication Forum (TELFOR)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TELFOR.2017.8249393\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 25th Telecommunication Forum (TELFOR)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TELFOR.2017.8249393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of the 65-nm CMOS translation lookaside buffer on the hardened elements
The translation lookaside buffer is designed on the base of STG DICE cells with transistors which are spaced into two groups together with transistors of the output combinational logic. The elements contain two spaced identical blocks for the resistance to impacts of single nuclear particles compared to elements on 6-transistors memory cells. Basic elements that were used have no upsets of states during simulations at the linear energy transfer on tracks up to 60 MeV×cm2/mg. In combinational logic of the elements of matching and masking short-term noise pulses can occur.