具有高斯突触的CMOS混合数字模拟可重构神经网络

A.N. Al-Zeftawi, K.M. Abd El-Fattah, H. Shanan, T. Kamel
{"title":"具有高斯突触的CMOS混合数字模拟可重构神经网络","authors":"A.N. Al-Zeftawi, K.M. Abd El-Fattah, H. Shanan, T. Kamel","doi":"10.1109/MELCON.2000.879750","DOIUrl":null,"url":null,"abstract":"In the neuromorphic arena, different engineering problems require different neural network topologies. In view of this concept, the motivation was to build a reconfigurable neural network chip. The distributed Gaussian-neuron synapse is introduced as a new type of synapses. Also a new improved resolution current-mode winner-takes-all circuit is added to realize a self-organizing topology. The chip is organized into 4 partially connected tiles with 4/spl times/3 fully connected neurons per tile. The chip was fabricated through MOSIS in 1.2 /spl mu/m AMI CMOS process occupying an area of 2 mm /spl times/2 mm.","PeriodicalId":151424,"journal":{"name":"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"CMOS mixed digital analog reconfigurable neural network with Gaussian synapses\",\"authors\":\"A.N. Al-Zeftawi, K.M. Abd El-Fattah, H. Shanan, T. Kamel\",\"doi\":\"10.1109/MELCON.2000.879750\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the neuromorphic arena, different engineering problems require different neural network topologies. In view of this concept, the motivation was to build a reconfigurable neural network chip. The distributed Gaussian-neuron synapse is introduced as a new type of synapses. Also a new improved resolution current-mode winner-takes-all circuit is added to realize a self-organizing topology. The chip is organized into 4 partially connected tiles with 4/spl times/3 fully connected neurons per tile. The chip was fabricated through MOSIS in 1.2 /spl mu/m AMI CMOS process occupying an area of 2 mm /spl times/2 mm.\",\"PeriodicalId\":151424,\"journal\":{\"name\":\"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-05-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MELCON.2000.879750\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MELCON.2000.879750","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在神经形态领域,不同的工程问题需要不同的神经网络拓扑结构。基于这个概念,我们的动机是构建一个可重构的神经网络芯片。分布式高斯神经元突触是一种新的突触类型。此外,还增加了一种新的改进分辨率的电流模式赢家通吃电路,以实现自组织拓扑结构。芯片被组织成4个部分连接的块,每个块有4/spl倍/3个完全连接的神经元。该芯片采用1.2 /spl mu/m AMI CMOS工艺,面积为2mm /spl × / 2mm,采用MOSIS工艺制备。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
CMOS mixed digital analog reconfigurable neural network with Gaussian synapses
In the neuromorphic arena, different engineering problems require different neural network topologies. In view of this concept, the motivation was to build a reconfigurable neural network chip. The distributed Gaussian-neuron synapse is introduced as a new type of synapses. Also a new improved resolution current-mode winner-takes-all circuit is added to realize a self-organizing topology. The chip is organized into 4 partially connected tiles with 4/spl times/3 fully connected neurons per tile. The chip was fabricated through MOSIS in 1.2 /spl mu/m AMI CMOS process occupying an area of 2 mm /spl times/2 mm.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Color detection using a capacitance of np silicon photodiode Intermodal transportation network analysis-a GIS application Spatio-temporal post-filtering of 3-D coded video sequences High performance digital processing of high voltage impulses based on time-frequency analysis Information modeling of applications using mobile management agents with extensible behavior in run-time
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1