一个32位GaAs IEEE浮点乘法器,使用尾位-1的舍入算法

S. Cui, N. Burgess, M. Liebelt, K. Eshraghian
{"title":"一个32位GaAs IEEE浮点乘法器,使用尾位-1的舍入算法","authors":"S. Cui, N. Burgess, M. Liebelt, K. Eshraghian","doi":"10.1109/ETD.1995.403466","DOIUrl":null,"url":null,"abstract":"The paper presents a GaAs 32-bit IEEE floating point multiplier. A modified carry save array is used in conjunction with Booth's algorithm to reduce the partial product addition and interconnection. A special rounding technique called Trailing-1's Predictor is used to speed up the final addition and rounding. This chip uses a new layout methodology for easy design structure and improved GaAs technology layout density. The combination of the fast arithmetic architecture and compact layout style achieves 4ns multiplication time with 3.5 W power dissipation at 75/spl deg/C. The area is 2.43 mm by 3.77 mm (excluding pads) and uses 28000 transistors to give a density of 3056 transistors/mm/sup 2/ for 0.8/spl mu/m GaAs technology.<<ETX>>","PeriodicalId":302763,"journal":{"name":"Proceedings Electronic Technology Directions to the Year 2000","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A 32-bit GaAs IEEE floating point multiplier using Trailing-1's rounding algorithm\",\"authors\":\"S. Cui, N. Burgess, M. Liebelt, K. Eshraghian\",\"doi\":\"10.1109/ETD.1995.403466\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper presents a GaAs 32-bit IEEE floating point multiplier. A modified carry save array is used in conjunction with Booth's algorithm to reduce the partial product addition and interconnection. A special rounding technique called Trailing-1's Predictor is used to speed up the final addition and rounding. This chip uses a new layout methodology for easy design structure and improved GaAs technology layout density. The combination of the fast arithmetic architecture and compact layout style achieves 4ns multiplication time with 3.5 W power dissipation at 75/spl deg/C. The area is 2.43 mm by 3.77 mm (excluding pads) and uses 28000 transistors to give a density of 3056 transistors/mm/sup 2/ for 0.8/spl mu/m GaAs technology.<<ETX>>\",\"PeriodicalId\":302763,\"journal\":{\"name\":\"Proceedings Electronic Technology Directions to the Year 2000\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Electronic Technology Directions to the Year 2000\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ETD.1995.403466\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Electronic Technology Directions to the Year 2000","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETD.1995.403466","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

提出了一种GaAs 32位IEEE浮点乘法器。采用改进的进位保存阵列与Booth算法相结合,减少了部分乘积的加法和互连。一种特殊的四舍五入技术称为尾1的预测器,用于加快最后的加法和四舍五入。该芯片采用了一种新的布局方法,易于设计结构,提高了GaAs技术的布局密度。快速的算法架构和紧凑的布局风格相结合,在75/spl度/C下实现了4ns的乘法时间和3.5 W的功耗。面积为2.43 mm × 3.77 mm(不包括焊盘),使用28000个晶体管,为0.8/spl mu/m GaAs技术提供3056个晶体管/mm/sup / 2/的密度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 32-bit GaAs IEEE floating point multiplier using Trailing-1's rounding algorithm
The paper presents a GaAs 32-bit IEEE floating point multiplier. A modified carry save array is used in conjunction with Booth's algorithm to reduce the partial product addition and interconnection. A special rounding technique called Trailing-1's Predictor is used to speed up the final addition and rounding. This chip uses a new layout methodology for easy design structure and improved GaAs technology layout density. The combination of the fast arithmetic architecture and compact layout style achieves 4ns multiplication time with 3.5 W power dissipation at 75/spl deg/C. The area is 2.43 mm by 3.77 mm (excluding pads) and uses 28000 transistors to give a density of 3056 transistors/mm/sup 2/ for 0.8/spl mu/m GaAs technology.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Non-linear adaptive techniques for DOA estimation-a comparative analysis Multiplicative noise cancellation (MNC) in analog VLSI vision sensors Optically powered isolated sensors General fuzzy clustering model and neural networks Evaluation of classification performance for randomly dithered carrier centre frequency in SAR systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1