{"title":"去耦电容安装电感的评估与比较","authors":"Benoît Goral, C. Gautier, A. Amédéo","doi":"10.1109/SAPIW.2018.8401647","DOIUrl":null,"url":null,"abstract":"In this article, different patterns for decoupling capacitor routed on a dedicated test vehicle are compared. The aim of this study is, on one hand to confirm design rules for enhanced decoupling on printed circuit board and on the other hand, to estimate the value of the mounted inductance introduced by each pattern. Each mounting pattern and the particular parameter which is studied for each case will be described and measurement methodology as mounted inductance calculation will be presented. Then, mounted inductance calculated from measurement and results given by simulation are compared in order to see the precision reached by recent hybrid EM solver dedicated to Printed Circuit Board for parasitic elements calculation. Finally design rules and trade off for better decoupling are given as a conclusion.","PeriodicalId":423850,"journal":{"name":"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)","volume":"92 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Evaluation and comparison of mounted inductance for decoupling capacitor\",\"authors\":\"Benoît Goral, C. Gautier, A. Amédéo\",\"doi\":\"10.1109/SAPIW.2018.8401647\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this article, different patterns for decoupling capacitor routed on a dedicated test vehicle are compared. The aim of this study is, on one hand to confirm design rules for enhanced decoupling on printed circuit board and on the other hand, to estimate the value of the mounted inductance introduced by each pattern. Each mounting pattern and the particular parameter which is studied for each case will be described and measurement methodology as mounted inductance calculation will be presented. Then, mounted inductance calculated from measurement and results given by simulation are compared in order to see the precision reached by recent hybrid EM solver dedicated to Printed Circuit Board for parasitic elements calculation. Finally design rules and trade off for better decoupling are given as a conclusion.\",\"PeriodicalId\":423850,\"journal\":{\"name\":\"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)\",\"volume\":\"92 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-05-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SAPIW.2018.8401647\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SAPIW.2018.8401647","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Evaluation and comparison of mounted inductance for decoupling capacitor
In this article, different patterns for decoupling capacitor routed on a dedicated test vehicle are compared. The aim of this study is, on one hand to confirm design rules for enhanced decoupling on printed circuit board and on the other hand, to estimate the value of the mounted inductance introduced by each pattern. Each mounting pattern and the particular parameter which is studied for each case will be described and measurement methodology as mounted inductance calculation will be presented. Then, mounted inductance calculated from measurement and results given by simulation are compared in order to see the precision reached by recent hybrid EM solver dedicated to Printed Circuit Board for parasitic elements calculation. Finally design rules and trade off for better decoupling are given as a conclusion.