{"title":"具有抖动自衰减环动力学的锁相环","authors":"X. Xu","doi":"10.1109/ISSCS.2009.5206156","DOIUrl":null,"url":null,"abstract":"A jitter auto-attenuating phase locked loop (PLL) is proposed to reduce the jitter and achieve fast settling. The proposed PLL starts with a fast acquisition loop dynamics, then slips into a low jitter loop dynamics when the loop gains lock. The transition is seamlessly triggered by lock detection circuitry. This jitter auto attenuating technique can achieve both fast frequency acquisition and low jitter performance in PLL design.","PeriodicalId":277587,"journal":{"name":"2009 International Symposium on Signals, Circuits and Systems","volume":"102 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A phase locked loop with jitter auto-attenuating loop dynamics\",\"authors\":\"X. Xu\",\"doi\":\"10.1109/ISSCS.2009.5206156\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A jitter auto-attenuating phase locked loop (PLL) is proposed to reduce the jitter and achieve fast settling. The proposed PLL starts with a fast acquisition loop dynamics, then slips into a low jitter loop dynamics when the loop gains lock. The transition is seamlessly triggered by lock detection circuitry. This jitter auto attenuating technique can achieve both fast frequency acquisition and low jitter performance in PLL design.\",\"PeriodicalId\":277587,\"journal\":{\"name\":\"2009 International Symposium on Signals, Circuits and Systems\",\"volume\":\"102 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-07-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Symposium on Signals, Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCS.2009.5206156\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Symposium on Signals, Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCS.2009.5206156","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A phase locked loop with jitter auto-attenuating loop dynamics
A jitter auto-attenuating phase locked loop (PLL) is proposed to reduce the jitter and achieve fast settling. The proposed PLL starts with a fast acquisition loop dynamics, then slips into a low jitter loop dynamics when the loop gains lock. The transition is seamlessly triggered by lock detection circuitry. This jitter auto attenuating technique can achieve both fast frequency acquisition and low jitter performance in PLL design.