改进了基于块的双部分重构内存处理方法

T. Reddy, B. Madhavi, K. Kishore
{"title":"改进了基于块的双部分重构内存处理方法","authors":"T. Reddy, B. Madhavi, K. Kishore","doi":"10.1109/ICCSP.2015.7322899","DOIUrl":null,"url":null,"abstract":"Research on run time reconfiguration of FPGAs has been in academia for more than two decades, attempting to derive more benefits for FPGA based designs. The Dynamic Partial Reconfiguration (DPR) with runtime partial bit file loading capability was found to be more useful for designing flexible hardware. Majority of researchers found the limitations with DPR approach, due to higher configuration time. The research presented here proposes a dual configuration memory approach, which can increase the scope of DPR to several categories of applications. A novel dual reconfiguration memory based approach is proposed for efficient block based processing. The proposed architecture is analysed in the context of Frequency Shift Keying (FSK) demodulator architecture. The FSK demodulator functionality is achieved with 7 stages, where each stage configured as reconfigurable block. The memory controller and data pre processing blocks are used to preserve the context across each partial reconfiguration cycle. The proposed architecture matches the block processing time with partial reconfiguration time, so that the maximum throughput is achieved. Analysis results show that under given circumstances 91% rise in throughput is possible with dual reconfigurable memory approach. The improved dynamic partial reconfiguration shall enable realizing several signal processing algorithms on FPGAs, while occupying less area.","PeriodicalId":174192,"journal":{"name":"2015 International Conference on Communications and Signal Processing (ICCSP)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-04-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Improved block based processing with dual partial reconfiguration memory approach\",\"authors\":\"T. Reddy, B. Madhavi, K. Kishore\",\"doi\":\"10.1109/ICCSP.2015.7322899\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Research on run time reconfiguration of FPGAs has been in academia for more than two decades, attempting to derive more benefits for FPGA based designs. The Dynamic Partial Reconfiguration (DPR) with runtime partial bit file loading capability was found to be more useful for designing flexible hardware. Majority of researchers found the limitations with DPR approach, due to higher configuration time. The research presented here proposes a dual configuration memory approach, which can increase the scope of DPR to several categories of applications. A novel dual reconfiguration memory based approach is proposed for efficient block based processing. The proposed architecture is analysed in the context of Frequency Shift Keying (FSK) demodulator architecture. The FSK demodulator functionality is achieved with 7 stages, where each stage configured as reconfigurable block. The memory controller and data pre processing blocks are used to preserve the context across each partial reconfiguration cycle. The proposed architecture matches the block processing time with partial reconfiguration time, so that the maximum throughput is achieved. Analysis results show that under given circumstances 91% rise in throughput is possible with dual reconfigurable memory approach. The improved dynamic partial reconfiguration shall enable realizing several signal processing algorithms on FPGAs, while occupying less area.\",\"PeriodicalId\":174192,\"journal\":{\"name\":\"2015 International Conference on Communications and Signal Processing (ICCSP)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-04-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Communications and Signal Processing (ICCSP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCSP.2015.7322899\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communications and Signal Processing (ICCSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSP.2015.7322899","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

学术界对FPGA运行时重构的研究已经进行了二十多年,试图为基于FPGA的设计带来更多的好处。具有运行时部分位文件加载能力的动态部分重构(DPR)在设计柔性硬件时更为有用。大多数研究人员发现了DPR方法的局限性,因为它需要更长的配置时间。本文提出了一种双配置存储器方法,可以将DPR的应用范围扩大到几类应用。提出了一种基于双重构存储器的高效块处理方法。在频移键控(FSK)解调结构的背景下对所提出的结构进行了分析。FSK解调器功能由7级实现,其中每个级配置为可重构块。内存控制器和数据预处理块用于在每个部分重构周期中保存上下文。该体系结构将块处理时间与部分重构时间相匹配,从而实现最大吞吐量。分析结果表明,在给定情况下,采用双可重构存储器方法可以使吞吐量提高91%。改进的动态部分重构可以在fpga上实现多种信号处理算法,同时占用更少的面积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Improved block based processing with dual partial reconfiguration memory approach
Research on run time reconfiguration of FPGAs has been in academia for more than two decades, attempting to derive more benefits for FPGA based designs. The Dynamic Partial Reconfiguration (DPR) with runtime partial bit file loading capability was found to be more useful for designing flexible hardware. Majority of researchers found the limitations with DPR approach, due to higher configuration time. The research presented here proposes a dual configuration memory approach, which can increase the scope of DPR to several categories of applications. A novel dual reconfiguration memory based approach is proposed for efficient block based processing. The proposed architecture is analysed in the context of Frequency Shift Keying (FSK) demodulator architecture. The FSK demodulator functionality is achieved with 7 stages, where each stage configured as reconfigurable block. The memory controller and data pre processing blocks are used to preserve the context across each partial reconfiguration cycle. The proposed architecture matches the block processing time with partial reconfiguration time, so that the maximum throughput is achieved. Analysis results show that under given circumstances 91% rise in throughput is possible with dual reconfigurable memory approach. The improved dynamic partial reconfiguration shall enable realizing several signal processing algorithms on FPGAs, while occupying less area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Improved scheduling algorithm using dynamic tree construction for wireless sensor networks Design of polyphase FIR filter using bypass feed direct multiplier Implementation of floating point fused basic arithmetic module using Verilog Comparison of conventional flip flops with pulse triggered generation using signal feed through technique A novel 2GHz highly efficiency improved class-E Power Amplifier for Base stations
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1