使用压缩器的面积效率低PDP 8位vedic乘法器设计

Harsimranjit Kaur, N. R. Prakash
{"title":"使用压缩器的面积效率低PDP 8位vedic乘法器设计","authors":"Harsimranjit Kaur, N. R. Prakash","doi":"10.1109/RAECS.2015.7453395","DOIUrl":null,"url":null,"abstract":"Multipliers perform the core operations in many complex systems such as arithmetic processors, image and digital signal processors. So, a performance optimized multiplier is a major design challenge. The partial product addition stage of the multiplier is the most time and power consuming stage. Thus, the key to enhance the overall performance of the multiplier is the improvement in the design of partial product addition stage. Using compressor adders, for partial product addition, the number of full adders and half adders are reduced resulting in significant reduction in area, delay and power consumption. In the present work, a novel higher-order compressor based 8-bit Vedic multiplier, is proposed. The designs are synthesized and analyzed using Cadence Encounter RTL Compiler in 180nm technology using nominal operating conditions. When compared with existing designs, the proposed multiplier shows substantial improvement in area, speed and Power Delay Product.","PeriodicalId":256314,"journal":{"name":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","volume":"08 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Area-efficient low PDP 8-bit vedic multiplier design using compressors\",\"authors\":\"Harsimranjit Kaur, N. R. Prakash\",\"doi\":\"10.1109/RAECS.2015.7453395\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multipliers perform the core operations in many complex systems such as arithmetic processors, image and digital signal processors. So, a performance optimized multiplier is a major design challenge. The partial product addition stage of the multiplier is the most time and power consuming stage. Thus, the key to enhance the overall performance of the multiplier is the improvement in the design of partial product addition stage. Using compressor adders, for partial product addition, the number of full adders and half adders are reduced resulting in significant reduction in area, delay and power consumption. In the present work, a novel higher-order compressor based 8-bit Vedic multiplier, is proposed. The designs are synthesized and analyzed using Cadence Encounter RTL Compiler in 180nm technology using nominal operating conditions. When compared with existing designs, the proposed multiplier shows substantial improvement in area, speed and Power Delay Product.\",\"PeriodicalId\":256314,\"journal\":{\"name\":\"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)\",\"volume\":\"08 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAECS.2015.7453395\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAECS.2015.7453395","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

乘法器在许多复杂系统中执行核心操作,如算术处理器、图像和数字信号处理器。因此,性能优化乘法器是一个主要的设计挑战。乘法器的部分乘积加法阶段是最耗时、最耗电的阶段。因此,提高乘法器整体性能的关键是改进部分乘积加法阶段的设计。使用压缩加法器,对于部分产品加法,减少了全加法器和半加法器的数量,从而显着减少了面积,延迟和功耗。本文提出了一种基于高阶压缩器的8位Vedic乘法器。利用Cadence Encounter RTL编译器在180nm工艺条件下对设计进行了综合和分析。与现有的乘法器设计相比,所提出的乘法器在面积、速度和功率延迟积方面都有很大的改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Area-efficient low PDP 8-bit vedic multiplier design using compressors
Multipliers perform the core operations in many complex systems such as arithmetic processors, image and digital signal processors. So, a performance optimized multiplier is a major design challenge. The partial product addition stage of the multiplier is the most time and power consuming stage. Thus, the key to enhance the overall performance of the multiplier is the improvement in the design of partial product addition stage. Using compressor adders, for partial product addition, the number of full adders and half adders are reduced resulting in significant reduction in area, delay and power consumption. In the present work, a novel higher-order compressor based 8-bit Vedic multiplier, is proposed. The designs are synthesized and analyzed using Cadence Encounter RTL Compiler in 180nm technology using nominal operating conditions. When compared with existing designs, the proposed multiplier shows substantial improvement in area, speed and Power Delay Product.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Visible Light Communication-an emerging wireless communication technology Energy conservation measures - case study of a cement unit Performance analysis of SAC-OCDMA in free space optical medium using MD and DDW code Optimal network selection using MADM algorithms Effect of utility based functions on fuzzy-AHP based network selection in heterogenous wireless networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1