{"title":"低功耗VLSI应用的指令级功率分析","authors":"Prashant V. Joshi, N. Kumari, K. Gurumurthy","doi":"10.1109/ICETET.2013.12","DOIUrl":null,"url":null,"abstract":"Power is increasingly becoming a design constraint for low power VLSI circuits. Power consumed by the hardware is well known and understood. There are various standard methods to measure and evaluate the power consumed by the hardware in a circuit/system. And also there are well established techniques to reduce the power in a VLSI device. But Power consumption of the device during the execution of the software program is becoming an important issue in designing low power VLSI devices/circuits. This so called software power could be reduced by many techniques. By manipulating the instructions in a code, software related power could be reduced. This work brings about the efficient scheme for instruction level software power analysis for TMS320C6713 DSP processor. This is achieved by measuring the average instantaneous current drawn and hence power dissipated by the processor as it repeatedly executes the set of instructions. Experimental results show that the difference up to 0.2% between the estimated and measured current values.","PeriodicalId":440967,"journal":{"name":"2013 6th International Conference on Emerging Trends in Engineering and Technology","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Instruction Level Power Analysis for Low Power VLSI Applications\",\"authors\":\"Prashant V. Joshi, N. Kumari, K. Gurumurthy\",\"doi\":\"10.1109/ICETET.2013.12\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Power is increasingly becoming a design constraint for low power VLSI circuits. Power consumed by the hardware is well known and understood. There are various standard methods to measure and evaluate the power consumed by the hardware in a circuit/system. And also there are well established techniques to reduce the power in a VLSI device. But Power consumption of the device during the execution of the software program is becoming an important issue in designing low power VLSI devices/circuits. This so called software power could be reduced by many techniques. By manipulating the instructions in a code, software related power could be reduced. This work brings about the efficient scheme for instruction level software power analysis for TMS320C6713 DSP processor. This is achieved by measuring the average instantaneous current drawn and hence power dissipated by the processor as it repeatedly executes the set of instructions. Experimental results show that the difference up to 0.2% between the estimated and measured current values.\",\"PeriodicalId\":440967,\"journal\":{\"name\":\"2013 6th International Conference on Emerging Trends in Engineering and Technology\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 6th International Conference on Emerging Trends in Engineering and Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICETET.2013.12\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 6th International Conference on Emerging Trends in Engineering and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICETET.2013.12","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Instruction Level Power Analysis for Low Power VLSI Applications
Power is increasingly becoming a design constraint for low power VLSI circuits. Power consumed by the hardware is well known and understood. There are various standard methods to measure and evaluate the power consumed by the hardware in a circuit/system. And also there are well established techniques to reduce the power in a VLSI device. But Power consumption of the device during the execution of the software program is becoming an important issue in designing low power VLSI devices/circuits. This so called software power could be reduced by many techniques. By manipulating the instructions in a code, software related power could be reduced. This work brings about the efficient scheme for instruction level software power analysis for TMS320C6713 DSP processor. This is achieved by measuring the average instantaneous current drawn and hence power dissipated by the processor as it repeatedly executes the set of instructions. Experimental results show that the difference up to 0.2% between the estimated and measured current values.