金属-绝缘体-金属(MIM)晶圆制造过程中的热应力模拟

Yumin Liu, Y. Liu, S. Irving, T. Luk
{"title":"金属-绝缘体-金属(MIM)晶圆制造过程中的热应力模拟","authors":"Yumin Liu, Y. Liu, S. Irving, T. Luk","doi":"10.1109/ECTC.2008.4550107","DOIUrl":null,"url":null,"abstract":"Integrated passive technologies have obtained more and more attention due to the increasing demand for functional integration for cost, performance and size reasons. Integration of passive components such as capacitors into semiconductor devices drives a higher degree of system-level integration. Currently, integrated capacitors are fabricated by using metal-insulator-metal (MIM) structure. In the MIM capacitor fabrication process, the dielectrics, electrodes and final protection layer are deposited on the substrate, layer by layer, at different temperatures. This may generate thermal stress because of the deposition temperature changes. If the thermal stress is very high, as it may be for certain device layouts, it may even cause cracks in the dielectric layer due to the CTE mismatch of different layers. Therefore, in this paper, the MIM capacitor fabrication process is simulated to obtain the thermal stress in different layers and at different process stages. The effect of the parameters of a typical MIM structure is studied. Especially the impact of guard ring thickness, space or overlap of a polyimide layer and guard ring to bottom metal, space or overlap of between metal layers are thoroughly investigated. A total of 15 DoEs in reasonable parameter ranges are designed and conducted for the thermal stress simulation.","PeriodicalId":378788,"journal":{"name":"2008 58th Electronic Components and Technology Conference","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Thermal stress simulation in the metal-insulator-metal (MIM) wafer fabrication process\",\"authors\":\"Yumin Liu, Y. Liu, S. Irving, T. Luk\",\"doi\":\"10.1109/ECTC.2008.4550107\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Integrated passive technologies have obtained more and more attention due to the increasing demand for functional integration for cost, performance and size reasons. Integration of passive components such as capacitors into semiconductor devices drives a higher degree of system-level integration. Currently, integrated capacitors are fabricated by using metal-insulator-metal (MIM) structure. In the MIM capacitor fabrication process, the dielectrics, electrodes and final protection layer are deposited on the substrate, layer by layer, at different temperatures. This may generate thermal stress because of the deposition temperature changes. If the thermal stress is very high, as it may be for certain device layouts, it may even cause cracks in the dielectric layer due to the CTE mismatch of different layers. Therefore, in this paper, the MIM capacitor fabrication process is simulated to obtain the thermal stress in different layers and at different process stages. The effect of the parameters of a typical MIM structure is studied. Especially the impact of guard ring thickness, space or overlap of a polyimide layer and guard ring to bottom metal, space or overlap of between metal layers are thoroughly investigated. A total of 15 DoEs in reasonable parameter ranges are designed and conducted for the thermal stress simulation.\",\"PeriodicalId\":378788,\"journal\":{\"name\":\"2008 58th Electronic Components and Technology Conference\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 58th Electronic Components and Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2008.4550107\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 58th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2008.4550107","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

由于成本、性能和尺寸等因素对功能集成的要求越来越高,集成无源技术受到越来越多的关注。将诸如电容器之类的无源元件集成到半导体器件中,可推动更高程度的系统级集成。目前,集成电容器多采用金属-绝缘体-金属(MIM)结构制造。在MIM电容器制造过程中,电介质、电极和最终保护层在不同温度下逐层沉积在衬底上。这可能由于沉积温度的变化而产生热应力。如果热应力非常高,就像某些器件布局一样,甚至可能由于不同层的CTE不匹配而导致介电层出现裂纹。因此,本文对MIM电容器的制造过程进行了模拟,得到了不同层和不同工艺阶段的热应力。研究了典型MIM结构参数的影响。特别是对保护环厚度、聚酰亚胺层和保护环与底部金属、金属层之间的空间或重叠的影响进行了深入的研究。在合理的参数范围内设计并进行了15个do的热应力模拟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Thermal stress simulation in the metal-insulator-metal (MIM) wafer fabrication process
Integrated passive technologies have obtained more and more attention due to the increasing demand for functional integration for cost, performance and size reasons. Integration of passive components such as capacitors into semiconductor devices drives a higher degree of system-level integration. Currently, integrated capacitors are fabricated by using metal-insulator-metal (MIM) structure. In the MIM capacitor fabrication process, the dielectrics, electrodes and final protection layer are deposited on the substrate, layer by layer, at different temperatures. This may generate thermal stress because of the deposition temperature changes. If the thermal stress is very high, as it may be for certain device layouts, it may even cause cracks in the dielectric layer due to the CTE mismatch of different layers. Therefore, in this paper, the MIM capacitor fabrication process is simulated to obtain the thermal stress in different layers and at different process stages. The effect of the parameters of a typical MIM structure is studied. Especially the impact of guard ring thickness, space or overlap of a polyimide layer and guard ring to bottom metal, space or overlap of between metal layers are thoroughly investigated. A total of 15 DoEs in reasonable parameter ranges are designed and conducted for the thermal stress simulation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effects of warpage on fatigue reliability of solder bumps: Experimental and analytical studies Novel nonconductive adhesives/films with carbon nanotubes for high performance interconnects Methodology for modeling substrate warpage using copper trace pattern implementation Robust design of third level packaging in portable electronics: Solder joint reliability under dynamic mechanical loading Synthesizing SPICE-compatible models of power delivery networks with resonance effect by time-domain waveforms
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1