{"title":"基于FPGA的Sigma-Delta调制最陡信道均衡算法的实现及面积性能分析","authors":"T. Memon, A. Pathan, P. Beckett","doi":"10.1109/ICSPCS.2018.8631710","DOIUrl":null,"url":null,"abstract":"FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.","PeriodicalId":179948,"journal":{"name":"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"FPGA Based Implementation and Area Performance Analysis of Sigma-Delta Modulated Steepest Algorithm for Channel Equalization\",\"authors\":\"T. Memon, A. Pathan, P. Beckett\",\"doi\":\"10.1109/ICSPCS.2018.8631710\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.\",\"PeriodicalId\":179948,\"journal\":{\"name\":\"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSPCS.2018.8631710\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 12th International Conference on Signal Processing and Communication Systems (ICSPCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSPCS.2018.8631710","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA Based Implementation and Area Performance Analysis of Sigma-Delta Modulated Steepest Algorithm for Channel Equalization
FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.