{"title":"全局时钟树周期抖动估计","authors":"Jinwook Jang, O. Franza, W. Burleson","doi":"10.1109/SPI.2008.4558367","DOIUrl":null,"url":null,"abstract":"Period jitter plays a critical role in global clock distribution design because it directly impacts the time available for logic operation between sequential elements in the presence of time-varying noise. The accurate evaluation of period jitter for a given clock tree topology is not only complicated to establish but also exceedingly time consuming and computer intensive due to its dependency upon many different parameters such as supply noise amplitude, supply noise frequency, clock driver size, physical structures of interconnects, number of clock stages, etc. In this paper, a novel recursive analytical expression is formulated to accurately predict period jitter for general binary global clock distribution trees. Simulation results are presented for a variety of topologies and compared with full-fledged HSPICE models, showing very good accuracy and requiring a fraction of the CPU time. Furthermore, this analytical expression is used to quantify the impact of power supply noise amplitude and frequency on worst-case period jitter and to determine general global clock distribution guidelines for its minimization.","PeriodicalId":142239,"journal":{"name":"2008 12th IEEE Workshop on Signal Propagation on Interconnects","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":"{\"title\":\"Period Jitter Estimation in Global Clock Trees\",\"authors\":\"Jinwook Jang, O. Franza, W. Burleson\",\"doi\":\"10.1109/SPI.2008.4558367\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Period jitter plays a critical role in global clock distribution design because it directly impacts the time available for logic operation between sequential elements in the presence of time-varying noise. The accurate evaluation of period jitter for a given clock tree topology is not only complicated to establish but also exceedingly time consuming and computer intensive due to its dependency upon many different parameters such as supply noise amplitude, supply noise frequency, clock driver size, physical structures of interconnects, number of clock stages, etc. In this paper, a novel recursive analytical expression is formulated to accurately predict period jitter for general binary global clock distribution trees. Simulation results are presented for a variety of topologies and compared with full-fledged HSPICE models, showing very good accuracy and requiring a fraction of the CPU time. Furthermore, this analytical expression is used to quantify the impact of power supply noise amplitude and frequency on worst-case period jitter and to determine general global clock distribution guidelines for its minimization.\",\"PeriodicalId\":142239,\"journal\":{\"name\":\"2008 12th IEEE Workshop on Signal Propagation on Interconnects\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"15\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 12th IEEE Workshop on Signal Propagation on Interconnects\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPI.2008.4558367\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 12th IEEE Workshop on Signal Propagation on Interconnects","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI.2008.4558367","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Period jitter plays a critical role in global clock distribution design because it directly impacts the time available for logic operation between sequential elements in the presence of time-varying noise. The accurate evaluation of period jitter for a given clock tree topology is not only complicated to establish but also exceedingly time consuming and computer intensive due to its dependency upon many different parameters such as supply noise amplitude, supply noise frequency, clock driver size, physical structures of interconnects, number of clock stages, etc. In this paper, a novel recursive analytical expression is formulated to accurately predict period jitter for general binary global clock distribution trees. Simulation results are presented for a variety of topologies and compared with full-fledged HSPICE models, showing very good accuracy and requiring a fraction of the CPU time. Furthermore, this analytical expression is used to quantify the impact of power supply noise amplitude and frequency on worst-case period jitter and to determine general global clock distribution guidelines for its minimization.