{"title":"纳米节点n型栅极介电完整性和均匀性与氮化过程的关系","authors":"Chih-Chieh Chang, Chih-Cheng Lu, Mu-Chun Wang, Heng-Sheng Huang, Shuang-Yuan Chen, Shea-Jue Wang","doi":"10.1109/ISNE.2019.8896626","DOIUrl":null,"url":null,"abstract":"Mapping technology plus the statistical analysis is a good tool to probe the yield loss of the wafer manufacturing. In this work, the long and short channel devices under the CV measurement with the low and high frequency operation exhibited the interesting performance as the high-k (HK) gate dielectric after the growth of atomic layer deposition (ALD) treated with the post-deposition annealing (PDA) or decoupled plasma nitridation (DPN) process flows. By the way, the electrical performance with drive current, subthreshold swing, gate oxide capacitance and interface state density is also incorporated with the error bar analysis.","PeriodicalId":405565,"journal":{"name":"2019 8th International Symposium on Next Generation Electronics (ISNE)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Nano-node n-type Gate Dielectric Integrity and Uniformity Correlated to Nitridation Process\",\"authors\":\"Chih-Chieh Chang, Chih-Cheng Lu, Mu-Chun Wang, Heng-Sheng Huang, Shuang-Yuan Chen, Shea-Jue Wang\",\"doi\":\"10.1109/ISNE.2019.8896626\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Mapping technology plus the statistical analysis is a good tool to probe the yield loss of the wafer manufacturing. In this work, the long and short channel devices under the CV measurement with the low and high frequency operation exhibited the interesting performance as the high-k (HK) gate dielectric after the growth of atomic layer deposition (ALD) treated with the post-deposition annealing (PDA) or decoupled plasma nitridation (DPN) process flows. By the way, the electrical performance with drive current, subthreshold swing, gate oxide capacitance and interface state density is also incorporated with the error bar analysis.\",\"PeriodicalId\":405565,\"journal\":{\"name\":\"2019 8th International Symposium on Next Generation Electronics (ISNE)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 8th International Symposium on Next Generation Electronics (ISNE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISNE.2019.8896626\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 8th International Symposium on Next Generation Electronics (ISNE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISNE.2019.8896626","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Nano-node n-type Gate Dielectric Integrity and Uniformity Correlated to Nitridation Process
Mapping technology plus the statistical analysis is a good tool to probe the yield loss of the wafer manufacturing. In this work, the long and short channel devices under the CV measurement with the low and high frequency operation exhibited the interesting performance as the high-k (HK) gate dielectric after the growth of atomic layer deposition (ALD) treated with the post-deposition annealing (PDA) or decoupled plasma nitridation (DPN) process flows. By the way, the electrical performance with drive current, subthreshold swing, gate oxide capacitance and interface state density is also incorporated with the error bar analysis.