M. Fujiwara, M. Takayanagi, T. Shimizu, Y. Toyoshima
{"title":"氮化一氧化氮扩展栅极介电结垢限制:亚100nm技术的设计和工艺问题","authors":"M. Fujiwara, M. Takayanagi, T. Shimizu, Y. Toyoshima","doi":"10.1109/IEDM.2000.904298","DOIUrl":null,"url":null,"abstract":"In this work, the characteristics of CMOSFETs with heavily nitrided NO oxynitrides, which meet performance and manufacturability criteria, are investigated. The gate leakage current in NO oxynitride with sufficient nitridation is reduced by a factor of more than 10 when compared with thermal oxide of equivalent thickness. It is projected that NO oxynitride can be scaled down to an effective physical oxide thickness of 1.5 nm while maintaining strong resistance to B penetration and low standby power. Significantly enhanced diffusion of B in the Si substrate is observed during NO annealing. It is revealed that the magnitude of the diffusivity enhancement strongly depends on the NO annealing temperature, suggesting that the NO anneal process should be carefully optimized to minimize the channel/well dopant redistribution. Additionally, optimum device design for CMOSFETs with heavily nitrided NO oxynitrides is studied. It is experimentally demonstrated that careful tailoring of doping profiles for halo and S/D regions is required to minimize short-channel device degradation in heavily nitrided devices.","PeriodicalId":276800,"journal":{"name":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Extending gate dielectric scaling limit by NO oxynitride: design and process issues for sub-100 nm technology\",\"authors\":\"M. Fujiwara, M. Takayanagi, T. Shimizu, Y. Toyoshima\",\"doi\":\"10.1109/IEDM.2000.904298\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, the characteristics of CMOSFETs with heavily nitrided NO oxynitrides, which meet performance and manufacturability criteria, are investigated. The gate leakage current in NO oxynitride with sufficient nitridation is reduced by a factor of more than 10 when compared with thermal oxide of equivalent thickness. It is projected that NO oxynitride can be scaled down to an effective physical oxide thickness of 1.5 nm while maintaining strong resistance to B penetration and low standby power. Significantly enhanced diffusion of B in the Si substrate is observed during NO annealing. It is revealed that the magnitude of the diffusivity enhancement strongly depends on the NO annealing temperature, suggesting that the NO anneal process should be carefully optimized to minimize the channel/well dopant redistribution. Additionally, optimum device design for CMOSFETs with heavily nitrided NO oxynitrides is studied. It is experimentally demonstrated that careful tailoring of doping profiles for halo and S/D regions is required to minimize short-channel device degradation in heavily nitrided devices.\",\"PeriodicalId\":276800,\"journal\":{\"name\":\"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)\",\"volume\":\"59 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.2000.904298\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2000.904298","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Extending gate dielectric scaling limit by NO oxynitride: design and process issues for sub-100 nm technology
In this work, the characteristics of CMOSFETs with heavily nitrided NO oxynitrides, which meet performance and manufacturability criteria, are investigated. The gate leakage current in NO oxynitride with sufficient nitridation is reduced by a factor of more than 10 when compared with thermal oxide of equivalent thickness. It is projected that NO oxynitride can be scaled down to an effective physical oxide thickness of 1.5 nm while maintaining strong resistance to B penetration and low standby power. Significantly enhanced diffusion of B in the Si substrate is observed during NO annealing. It is revealed that the magnitude of the diffusivity enhancement strongly depends on the NO annealing temperature, suggesting that the NO anneal process should be carefully optimized to minimize the channel/well dopant redistribution. Additionally, optimum device design for CMOSFETs with heavily nitrided NO oxynitrides is studied. It is experimentally demonstrated that careful tailoring of doping profiles for halo and S/D regions is required to minimize short-channel device degradation in heavily nitrided devices.