氮化一氧化氮扩展栅极介电结垢限制:亚100nm技术的设计和工艺问题

M. Fujiwara, M. Takayanagi, T. Shimizu, Y. Toyoshima
{"title":"氮化一氧化氮扩展栅极介电结垢限制:亚100nm技术的设计和工艺问题","authors":"M. Fujiwara, M. Takayanagi, T. Shimizu, Y. Toyoshima","doi":"10.1109/IEDM.2000.904298","DOIUrl":null,"url":null,"abstract":"In this work, the characteristics of CMOSFETs with heavily nitrided NO oxynitrides, which meet performance and manufacturability criteria, are investigated. The gate leakage current in NO oxynitride with sufficient nitridation is reduced by a factor of more than 10 when compared with thermal oxide of equivalent thickness. It is projected that NO oxynitride can be scaled down to an effective physical oxide thickness of 1.5 nm while maintaining strong resistance to B penetration and low standby power. Significantly enhanced diffusion of B in the Si substrate is observed during NO annealing. It is revealed that the magnitude of the diffusivity enhancement strongly depends on the NO annealing temperature, suggesting that the NO anneal process should be carefully optimized to minimize the channel/well dopant redistribution. Additionally, optimum device design for CMOSFETs with heavily nitrided NO oxynitrides is studied. It is experimentally demonstrated that careful tailoring of doping profiles for halo and S/D regions is required to minimize short-channel device degradation in heavily nitrided devices.","PeriodicalId":276800,"journal":{"name":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Extending gate dielectric scaling limit by NO oxynitride: design and process issues for sub-100 nm technology\",\"authors\":\"M. Fujiwara, M. Takayanagi, T. Shimizu, Y. Toyoshima\",\"doi\":\"10.1109/IEDM.2000.904298\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, the characteristics of CMOSFETs with heavily nitrided NO oxynitrides, which meet performance and manufacturability criteria, are investigated. The gate leakage current in NO oxynitride with sufficient nitridation is reduced by a factor of more than 10 when compared with thermal oxide of equivalent thickness. It is projected that NO oxynitride can be scaled down to an effective physical oxide thickness of 1.5 nm while maintaining strong resistance to B penetration and low standby power. Significantly enhanced diffusion of B in the Si substrate is observed during NO annealing. It is revealed that the magnitude of the diffusivity enhancement strongly depends on the NO annealing temperature, suggesting that the NO anneal process should be carefully optimized to minimize the channel/well dopant redistribution. Additionally, optimum device design for CMOSFETs with heavily nitrided NO oxynitrides is studied. It is experimentally demonstrated that careful tailoring of doping profiles for halo and S/D regions is required to minimize short-channel device degradation in heavily nitrided devices.\",\"PeriodicalId\":276800,\"journal\":{\"name\":\"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)\",\"volume\":\"59 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.2000.904298\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2000.904298","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

本文研究了重氮化一氧化氮氧化物cmosfet的性能和可制造性。与同等厚度的热氧化物相比,氮化充分的一氧化氮氧化物的栅漏电流降低了10倍以上。预计氮化一氧化氮可以缩小到1.5 nm的有效物理氧化物厚度,同时保持强大的抗B穿透性和低待机功率。在NO退火过程中,B在Si衬底中的扩散明显增强。结果表明,扩散系数增强的幅度很大程度上取决于NO退火温度,这表明应仔细优化NO退火工艺,以减少通道/阱掺杂重分布。此外,还研究了重氮化一氧化氮氧化物cmosfet器件的优化设计。实验证明,在重氮化器件中,需要仔细调整晕和S/D区域的掺杂谱,以最大限度地减少短通道器件的退化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Extending gate dielectric scaling limit by NO oxynitride: design and process issues for sub-100 nm technology
In this work, the characteristics of CMOSFETs with heavily nitrided NO oxynitrides, which meet performance and manufacturability criteria, are investigated. The gate leakage current in NO oxynitride with sufficient nitridation is reduced by a factor of more than 10 when compared with thermal oxide of equivalent thickness. It is projected that NO oxynitride can be scaled down to an effective physical oxide thickness of 1.5 nm while maintaining strong resistance to B penetration and low standby power. Significantly enhanced diffusion of B in the Si substrate is observed during NO annealing. It is revealed that the magnitude of the diffusivity enhancement strongly depends on the NO annealing temperature, suggesting that the NO anneal process should be carefully optimized to minimize the channel/well dopant redistribution. Additionally, optimum device design for CMOSFETs with heavily nitrided NO oxynitrides is studied. It is experimentally demonstrated that careful tailoring of doping profiles for halo and S/D regions is required to minimize short-channel device degradation in heavily nitrided devices.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Modelling of dishing for metal chemical mechanical polishing An orthogonal 6F/sup 2/ trench-sidewall vertical device cell for 4 Gb/16 Gb DRAM Highly reliable gate oxide under Fowler-Nordheim electron injection by deuterium pyrogenic oxidation and deuterated poly-Si deposition Liner-supported cylinder (LSC) technology to realize Ru/Ta/sub 2/O/sub 5//Ru capacitor for future DRAMs 30 nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1