{"title":"基于可逆逻辑的全加法器和奇偶校验器的设计","authors":"Sunakshi Sharma, V. Sharma","doi":"10.1109/ETI4.051663.2021.9619268","DOIUrl":null,"url":null,"abstract":"For electronic circuits, one of the most promising technology in modern days is Quantum Cellular Automata (QCA). It provides high speed, low power consumption and higher density as compared to CMOS technology. Quantumdot cell is a basic device which can be used to implement logic gates and various other digital circuits. In QCA, reversible computing approach helps in mitigating the power dissipation, hence providing a reliable solution. This paper presents a novel design for a reversible circuit which act as full adder, even parity as well as odd parity generator. Our proposed design is simple in structure with no garbage output. The design consists minimum number of clock zones and can be used for implementing various other logic gates. Simulation results are verified using software QCADesigner2.0.3.","PeriodicalId":129682,"journal":{"name":"2021 Emerging Trends in Industry 4.0 (ETI 4.0)","volume":"143 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of Full Adder and Parity Generator Based on Reversible Logic\",\"authors\":\"Sunakshi Sharma, V. Sharma\",\"doi\":\"10.1109/ETI4.051663.2021.9619268\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For electronic circuits, one of the most promising technology in modern days is Quantum Cellular Automata (QCA). It provides high speed, low power consumption and higher density as compared to CMOS technology. Quantumdot cell is a basic device which can be used to implement logic gates and various other digital circuits. In QCA, reversible computing approach helps in mitigating the power dissipation, hence providing a reliable solution. This paper presents a novel design for a reversible circuit which act as full adder, even parity as well as odd parity generator. Our proposed design is simple in structure with no garbage output. The design consists minimum number of clock zones and can be used for implementing various other logic gates. Simulation results are verified using software QCADesigner2.0.3.\",\"PeriodicalId\":129682,\"journal\":{\"name\":\"2021 Emerging Trends in Industry 4.0 (ETI 4.0)\",\"volume\":\"143 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Emerging Trends in Industry 4.0 (ETI 4.0)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ETI4.051663.2021.9619268\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Emerging Trends in Industry 4.0 (ETI 4.0)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETI4.051663.2021.9619268","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Full Adder and Parity Generator Based on Reversible Logic
For electronic circuits, one of the most promising technology in modern days is Quantum Cellular Automata (QCA). It provides high speed, low power consumption and higher density as compared to CMOS technology. Quantumdot cell is a basic device which can be used to implement logic gates and various other digital circuits. In QCA, reversible computing approach helps in mitigating the power dissipation, hence providing a reliable solution. This paper presents a novel design for a reversible circuit which act as full adder, even parity as well as odd parity generator. Our proposed design is simple in structure with no garbage output. The design consists minimum number of clock zones and can be used for implementing various other logic gates. Simulation results are verified using software QCADesigner2.0.3.