片上网络通信子系统HDL建模自动化系统的开发

E. Lezhnev
{"title":"片上网络通信子系统HDL建模自动化系统的开发","authors":"E. Lezhnev","doi":"10.1109/RusAutoCon52004.2021.9537542","DOIUrl":null,"url":null,"abstract":"With the active development and application of multi-core systems-on-chip, the design of efficient communication systems- on-chip is becoming a particularly challenging task. Designing a communication subsystem of networks-on-chip (NoCs) is a time-consuming process whose task is to select the optimal characteristics in a given range of values. Low-level modeling is an integral design step that allows obtaining accurate network characteristics, although it is time-consuming compared to high-level modeling. Most low-level NoC models include all the system-on--chip (SoC) components, thus slowing down modeling the communication subsystem (because to check one parameter, it is required to simulate the entire system). The proposed low-level model of a communication subsystem allows for automated generation of HDL model, as well as for modeling of both topology and routing algorithms for NoCs. The experiments carried out as exemplified by the study of circulant topologies showed an increase in the modeling rate, as well as the correctness and usefulness of such a model for various applications.","PeriodicalId":106150,"journal":{"name":"2021 International Russian Automation Conference (RusAutoCon)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Development of Automation System for HDL Modeling of the Communication Subsystem for Networks-on-Chip\",\"authors\":\"E. Lezhnev\",\"doi\":\"10.1109/RusAutoCon52004.2021.9537542\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the active development and application of multi-core systems-on-chip, the design of efficient communication systems- on-chip is becoming a particularly challenging task. Designing a communication subsystem of networks-on-chip (NoCs) is a time-consuming process whose task is to select the optimal characteristics in a given range of values. Low-level modeling is an integral design step that allows obtaining accurate network characteristics, although it is time-consuming compared to high-level modeling. Most low-level NoC models include all the system-on--chip (SoC) components, thus slowing down modeling the communication subsystem (because to check one parameter, it is required to simulate the entire system). The proposed low-level model of a communication subsystem allows for automated generation of HDL model, as well as for modeling of both topology and routing algorithms for NoCs. The experiments carried out as exemplified by the study of circulant topologies showed an increase in the modeling rate, as well as the correctness and usefulness of such a model for various applications.\",\"PeriodicalId\":106150,\"journal\":{\"name\":\"2021 International Russian Automation Conference (RusAutoCon)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-09-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Russian Automation Conference (RusAutoCon)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RusAutoCon52004.2021.9537542\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Russian Automation Conference (RusAutoCon)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RusAutoCon52004.2021.9537542","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

随着多核片上系统的积极发展和应用,设计高效的片上通信系统成为一项特别具有挑战性的任务。片上网络通信子系统的设计是一个耗时的过程,其任务是在给定的值范围内选择最优特性。低级建模是一个完整的设计步骤,可以获得准确的网络特性,尽管与高级建模相比,低级建模是耗时的。大多数低级NoC模型包括所有的片上系统(SoC)组件,因此减慢了对通信子系统的建模(因为要检查一个参数,需要模拟整个系统)。所提出的通信子系统的低级模型允许自动生成HDL模型,以及noc的拓扑和路由算法的建模。以循环拓扑研究为例进行的实验表明,该模型的建模率有所提高,并且在各种应用中具有正确性和实用性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Development of Automation System for HDL Modeling of the Communication Subsystem for Networks-on-Chip
With the active development and application of multi-core systems-on-chip, the design of efficient communication systems- on-chip is becoming a particularly challenging task. Designing a communication subsystem of networks-on-chip (NoCs) is a time-consuming process whose task is to select the optimal characteristics in a given range of values. Low-level modeling is an integral design step that allows obtaining accurate network characteristics, although it is time-consuming compared to high-level modeling. Most low-level NoC models include all the system-on--chip (SoC) components, thus slowing down modeling the communication subsystem (because to check one parameter, it is required to simulate the entire system). The proposed low-level model of a communication subsystem allows for automated generation of HDL model, as well as for modeling of both topology and routing algorithms for NoCs. The experiments carried out as exemplified by the study of circulant topologies showed an increase in the modeling rate, as well as the correctness and usefulness of such a model for various applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An Improved Algorithm for Arc Furnace Mode Control with Dynamic Arc Length Correction at Metal Refining Period Part Position Correction During Assembly According to Force and Torque Sensor Signals Formation of a Digital Footprint Based on the Characteristics of Computer Hardware to Identity APCS Users Static Devices to Prevent Unnecessary Disconnections of Gas-Piston Units in Transients Model-Based Architecture for Control System Design with Application of SIMO Neural Network
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1