{"title":"片上网络通信子系统HDL建模自动化系统的开发","authors":"E. Lezhnev","doi":"10.1109/RusAutoCon52004.2021.9537542","DOIUrl":null,"url":null,"abstract":"With the active development and application of multi-core systems-on-chip, the design of efficient communication systems- on-chip is becoming a particularly challenging task. Designing a communication subsystem of networks-on-chip (NoCs) is a time-consuming process whose task is to select the optimal characteristics in a given range of values. Low-level modeling is an integral design step that allows obtaining accurate network characteristics, although it is time-consuming compared to high-level modeling. Most low-level NoC models include all the system-on--chip (SoC) components, thus slowing down modeling the communication subsystem (because to check one parameter, it is required to simulate the entire system). The proposed low-level model of a communication subsystem allows for automated generation of HDL model, as well as for modeling of both topology and routing algorithms for NoCs. The experiments carried out as exemplified by the study of circulant topologies showed an increase in the modeling rate, as well as the correctness and usefulness of such a model for various applications.","PeriodicalId":106150,"journal":{"name":"2021 International Russian Automation Conference (RusAutoCon)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Development of Automation System for HDL Modeling of the Communication Subsystem for Networks-on-Chip\",\"authors\":\"E. Lezhnev\",\"doi\":\"10.1109/RusAutoCon52004.2021.9537542\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the active development and application of multi-core systems-on-chip, the design of efficient communication systems- on-chip is becoming a particularly challenging task. Designing a communication subsystem of networks-on-chip (NoCs) is a time-consuming process whose task is to select the optimal characteristics in a given range of values. Low-level modeling is an integral design step that allows obtaining accurate network characteristics, although it is time-consuming compared to high-level modeling. Most low-level NoC models include all the system-on--chip (SoC) components, thus slowing down modeling the communication subsystem (because to check one parameter, it is required to simulate the entire system). The proposed low-level model of a communication subsystem allows for automated generation of HDL model, as well as for modeling of both topology and routing algorithms for NoCs. The experiments carried out as exemplified by the study of circulant topologies showed an increase in the modeling rate, as well as the correctness and usefulness of such a model for various applications.\",\"PeriodicalId\":106150,\"journal\":{\"name\":\"2021 International Russian Automation Conference (RusAutoCon)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-09-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Russian Automation Conference (RusAutoCon)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RusAutoCon52004.2021.9537542\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Russian Automation Conference (RusAutoCon)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RusAutoCon52004.2021.9537542","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Development of Automation System for HDL Modeling of the Communication Subsystem for Networks-on-Chip
With the active development and application of multi-core systems-on-chip, the design of efficient communication systems- on-chip is becoming a particularly challenging task. Designing a communication subsystem of networks-on-chip (NoCs) is a time-consuming process whose task is to select the optimal characteristics in a given range of values. Low-level modeling is an integral design step that allows obtaining accurate network characteristics, although it is time-consuming compared to high-level modeling. Most low-level NoC models include all the system-on--chip (SoC) components, thus slowing down modeling the communication subsystem (because to check one parameter, it is required to simulate the entire system). The proposed low-level model of a communication subsystem allows for automated generation of HDL model, as well as for modeling of both topology and routing algorithms for NoCs. The experiments carried out as exemplified by the study of circulant topologies showed an increase in the modeling rate, as well as the correctness and usefulness of such a model for various applications.