动态电路的自动屏蔽算法和工具

G. Yee, T. Thorp, Ron Christopherson, Ban P. Wang, C. Sechen
{"title":"动态电路的自动屏蔽算法和工具","authors":"G. Yee, T. Thorp, Ron Christopherson, Ban P. Wang, C. Sechen","doi":"10.1109/ISQED.2000.838898","DOIUrl":null,"url":null,"abstract":"This paper describes an algorithm and automated physical design methodology for noise sensitive dynamic circuits using a systematic shielding strategy to reduce capacitive coupling. As process technology, scales, the wire width and spacing become smaller, while wire thickness is proportionately higher. This results in increasing capacitive coupling between neighboring wires, which increases wire propagation delay and crosstalk of neighboring the wires. More importantly, coupled noise or crosstalk can affect the functionality of noise sensitive receivers. Thus, for noise sensitive datapath and control blocks, shielding signals from each other has become a necessary for implementing reliable circuits. The methodology and tool described in this paper were used to reduce the design time of domino logic control blocks in the UltraSparcIII/sup TM/ microprocessor. The two blocks reported here had delays half that of their static CMOS counterparts, the same area as the static design, capacitive coupling noise of less than 5% of VDD, and were designed in record time using the tools.","PeriodicalId":113766,"journal":{"name":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","volume":"81 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"An automated shielding algorithm and tool for dynamic circuits\",\"authors\":\"G. Yee, T. Thorp, Ron Christopherson, Ban P. Wang, C. Sechen\",\"doi\":\"10.1109/ISQED.2000.838898\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes an algorithm and automated physical design methodology for noise sensitive dynamic circuits using a systematic shielding strategy to reduce capacitive coupling. As process technology, scales, the wire width and spacing become smaller, while wire thickness is proportionately higher. This results in increasing capacitive coupling between neighboring wires, which increases wire propagation delay and crosstalk of neighboring the wires. More importantly, coupled noise or crosstalk can affect the functionality of noise sensitive receivers. Thus, for noise sensitive datapath and control blocks, shielding signals from each other has become a necessary for implementing reliable circuits. The methodology and tool described in this paper were used to reduce the design time of domino logic control blocks in the UltraSparcIII/sup TM/ microprocessor. The two blocks reported here had delays half that of their static CMOS counterparts, the same area as the static design, capacitive coupling noise of less than 5% of VDD, and were designed in record time using the tools.\",\"PeriodicalId\":113766,\"journal\":{\"name\":\"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)\",\"volume\":\"81 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-03-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2000.838898\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2000.838898","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

本文描述了噪声敏感动态电路的算法和自动化物理设计方法,采用系统屏蔽策略来减少电容耦合。随着工艺技术的规模化,线材宽度和间距越来越小,而线材厚度则成比例地越来越高。这导致相邻导线之间的电容耦合增加,从而增加导线传播延迟和相邻导线的串扰。更重要的是,耦合噪声或串扰会影响噪声敏感接收器的功能。因此,对于噪声敏感的数据路径和控制块,相互屏蔽信号已成为实现可靠电路的必要条件。在UltraSparcIII/sup TM/微处理器中,采用本文所描述的方法和工具来缩短domino逻辑控制块的设计时间。这里报道的两个模块的延迟是其静态CMOS对应模块的一半,与静态设计相同的面积,电容耦合噪声小于VDD的5%,并且使用工具在创纪录的时间内设计完成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
An automated shielding algorithm and tool for dynamic circuits
This paper describes an algorithm and automated physical design methodology for noise sensitive dynamic circuits using a systematic shielding strategy to reduce capacitive coupling. As process technology, scales, the wire width and spacing become smaller, while wire thickness is proportionately higher. This results in increasing capacitive coupling between neighboring wires, which increases wire propagation delay and crosstalk of neighboring the wires. More importantly, coupled noise or crosstalk can affect the functionality of noise sensitive receivers. Thus, for noise sensitive datapath and control blocks, shielding signals from each other has become a necessary for implementing reliable circuits. The methodology and tool described in this paper were used to reduce the design time of domino logic control blocks in the UltraSparcIII/sup TM/ microprocessor. The two blocks reported here had delays half that of their static CMOS counterparts, the same area as the static design, capacitive coupling noise of less than 5% of VDD, and were designed in record time using the tools.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Low power testing of VLSI circuits: problems and solutions Quick on-chip self- and mutual-inductance screen Correct-by-design CAD enhancement for EMI and signal integrity An efficient rule-based OPC approach using a DRC tool for 0.18 /spl mu/m ASIC On testability of multiple precharged domino logic
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1