S. Rodriguez-Chavez, E. Tlelo-Cuautle, A. A. Palma-Rodriguez, S. Tan
{"title":"基于符号ddd的CMOS模拟电路噪声计算工具","authors":"S. Rodriguez-Chavez, E. Tlelo-Cuautle, A. A. Palma-Rodriguez, S. Tan","doi":"10.1109/ICCDCS.2012.6188912","DOIUrl":null,"url":null,"abstract":"In this paper we present a tool based on determinant decision diagrams (DDDs) for the automatic generation of exact fully-symbolic noise expressions of analog integrated circuits containing MOSFETs. The formulation of the circuit equations is performed through modeling all MOSFETs with their nullor equivalents and by applying symbolic nodal analysis. The derived exact fully-symbolic noise expressions are evaluated from HSPICE™ simulations using the related noise equations for NLEV 0, 1 and 2. We show the good agreement between the derived symbolic-expressions and HSPICE™. Another advantage of our proposed DDD-based tool relies on its capability to compute the voltage noise generated at each circuit node, and in a simple post-processing step it can compute the current noise at each circuit branch.","PeriodicalId":125743,"journal":{"name":"2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Symbolic DDD-based tool for the computation of noise in CMOS analog circuits\",\"authors\":\"S. Rodriguez-Chavez, E. Tlelo-Cuautle, A. A. Palma-Rodriguez, S. Tan\",\"doi\":\"10.1109/ICCDCS.2012.6188912\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we present a tool based on determinant decision diagrams (DDDs) for the automatic generation of exact fully-symbolic noise expressions of analog integrated circuits containing MOSFETs. The formulation of the circuit equations is performed through modeling all MOSFETs with their nullor equivalents and by applying symbolic nodal analysis. The derived exact fully-symbolic noise expressions are evaluated from HSPICE™ simulations using the related noise equations for NLEV 0, 1 and 2. We show the good agreement between the derived symbolic-expressions and HSPICE™. Another advantage of our proposed DDD-based tool relies on its capability to compute the voltage noise generated at each circuit node, and in a simple post-processing step it can compute the current noise at each circuit branch.\",\"PeriodicalId\":125743,\"journal\":{\"name\":\"2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-03-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCDCS.2012.6188912\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCDCS.2012.6188912","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Symbolic DDD-based tool for the computation of noise in CMOS analog circuits
In this paper we present a tool based on determinant decision diagrams (DDDs) for the automatic generation of exact fully-symbolic noise expressions of analog integrated circuits containing MOSFETs. The formulation of the circuit equations is performed through modeling all MOSFETs with their nullor equivalents and by applying symbolic nodal analysis. The derived exact fully-symbolic noise expressions are evaluated from HSPICE™ simulations using the related noise equations for NLEV 0, 1 and 2. We show the good agreement between the derived symbolic-expressions and HSPICE™. Another advantage of our proposed DDD-based tool relies on its capability to compute the voltage noise generated at each circuit node, and in a simple post-processing step it can compute the current noise at each circuit branch.