用于通信编码和解码的并行位操作处理器

Yuanhong Huo, Dake Liu
{"title":"用于通信编码和解码的并行位操作处理器","authors":"Yuanhong Huo, Dake Liu","doi":"10.1109/ICCSN.2016.7586576","DOIUrl":null,"url":null,"abstract":"VLSI (Very Large-Scale Integration) designs for communication coding and decoding should, in general, provide high throughput, achieve low computing latency, occupy low silicon cost, and handle multiple bit manipulation algorithms. Application-Specific Instruction-set Processor (ASIP) is an optimized solution to fulfill all these requirements. This paper presents an ASIP for Cyclic Redundancy Check, Reed-Solomon, and basic bit manipulation operations. The processor is obtained via hardware/software co-design methodology and adopts single instruction multiple data architecture. The proposed design occupies 0.71mm2 (190 kgates) in 65nm CMOS process including 34.5KB single port memory and 45 kgates logic. The throughput of the proposed design reaches 128Gb/s, 8Gb/s, and 128Gb/s for basic bit manipulation operations, RS (255,239) decoding, and CRC calculation, respectively under the clock frequency of 1.0GHz. The proposed design is evaluated with state-of-the-art VLSI designs, which reveals its high performance, low silicon cost, and full programmability.","PeriodicalId":158877,"journal":{"name":"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Parallel bit manipulation processor for communication coding and decoding\",\"authors\":\"Yuanhong Huo, Dake Liu\",\"doi\":\"10.1109/ICCSN.2016.7586576\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"VLSI (Very Large-Scale Integration) designs for communication coding and decoding should, in general, provide high throughput, achieve low computing latency, occupy low silicon cost, and handle multiple bit manipulation algorithms. Application-Specific Instruction-set Processor (ASIP) is an optimized solution to fulfill all these requirements. This paper presents an ASIP for Cyclic Redundancy Check, Reed-Solomon, and basic bit manipulation operations. The processor is obtained via hardware/software co-design methodology and adopts single instruction multiple data architecture. The proposed design occupies 0.71mm2 (190 kgates) in 65nm CMOS process including 34.5KB single port memory and 45 kgates logic. The throughput of the proposed design reaches 128Gb/s, 8Gb/s, and 128Gb/s for basic bit manipulation operations, RS (255,239) decoding, and CRC calculation, respectively under the clock frequency of 1.0GHz. The proposed design is evaluated with state-of-the-art VLSI designs, which reveals its high performance, low silicon cost, and full programmability.\",\"PeriodicalId\":158877,\"journal\":{\"name\":\"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-06-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCSN.2016.7586576\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSN.2016.7586576","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

一般来说,用于通信编码和解码的VLSI(非常大规模集成)设计应该提供高吞吐量,实现低计算延迟,占用低硅成本,并处理多比特操作算法。专用指令集处理器(ASIP)是满足所有这些要求的优化解决方案。本文提出了循环冗余校验、Reed-Solomon和基本位操作的ASIP。该处理器采用软硬件协同设计方法,采用单指令多数据架构。该设计占地0.71mm2 (190 kgates),采用65nm CMOS工艺,包括34.5KB单端口内存和45 kgates逻辑。在1.0GHz时钟频率下,基本位操作、RS(255239)解码和CRC计算的吞吐量分别达到128Gb/s、8Gb/s和128Gb/s。提出的设计与最先进的VLSI设计进行了评估,显示其高性能,低硅成本和完全可编程性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Parallel bit manipulation processor for communication coding and decoding
VLSI (Very Large-Scale Integration) designs for communication coding and decoding should, in general, provide high throughput, achieve low computing latency, occupy low silicon cost, and handle multiple bit manipulation algorithms. Application-Specific Instruction-set Processor (ASIP) is an optimized solution to fulfill all these requirements. This paper presents an ASIP for Cyclic Redundancy Check, Reed-Solomon, and basic bit manipulation operations. The processor is obtained via hardware/software co-design methodology and adopts single instruction multiple data architecture. The proposed design occupies 0.71mm2 (190 kgates) in 65nm CMOS process including 34.5KB single port memory and 45 kgates logic. The throughput of the proposed design reaches 128Gb/s, 8Gb/s, and 128Gb/s for basic bit manipulation operations, RS (255,239) decoding, and CRC calculation, respectively under the clock frequency of 1.0GHz. The proposed design is evaluated with state-of-the-art VLSI designs, which reveals its high performance, low silicon cost, and full programmability.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Detecting sports fatigue from speech by support vector machine Error beacon filtering algorithm based on K-means clustering for underwater Wireless Sensor Networks Transmit beamforming optimization for energy efficiency maximization in downlink distributed antenna systems Research of 3D face recognition algorithm based on deep learning stacked denoising autoencoder theory Improved propagator method for joint angle and Doppler estimation based on structured least squares
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1