结合基数-2m乘法器块和加法器压缩器设计高效的2补位64位数组乘法器

L. Z. Pieper, E. Costa, J. Monteiro
{"title":"结合基数-2m乘法器块和加法器压缩器设计高效的2补位64位数组乘法器","authors":"L. Z. Pieper, E. Costa, J. Monteiro","doi":"10.1109/SBCCI.2013.6644866","DOIUrl":null,"url":null,"abstract":"This paper addresses the design of efficient 2's complement 64-bit array multipliers. We propose the combination of radix-2m dedicated multiplier blocks and adder compressors that leads to the reduction of partial product lines, and hence to the higher performance and least power consumption. The flexibility of the architecture allows for the easy construction of multipliers for different values of m. With the use of optimized radix-2m dedicated multiplication blocks the multiplication can be naturally extended up for radix-256 multiplication. Since in the radix-2m multiplier the number of partial lines is reduced, by the multiplication of m bits at a time, we have used a combination of 4:2, 8:2 and 16:2 adder compressors in order to speed-up the addition of the simultaneous operands. We present results of area, delay and power consumption by using SIS and SLS (Switch Level Simulator) tools. The results show that combining the use of dedicated multiplier modules with adder compressors the radix-2m array multipliers are more efficient in terms of delay and power consumption when compared with both a Radix-2m array multiplier with Ripple Carry Adders (RCA) in the partial product lines, previously presented in literature, and the Modified Booth multiplier.","PeriodicalId":203604,"journal":{"name":"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Combination of radix-2m multiplier blocks and adder compressors for the design of efficient 2's complement 64-bit array multipliers\",\"authors\":\"L. Z. Pieper, E. Costa, J. Monteiro\",\"doi\":\"10.1109/SBCCI.2013.6644866\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper addresses the design of efficient 2's complement 64-bit array multipliers. We propose the combination of radix-2m dedicated multiplier blocks and adder compressors that leads to the reduction of partial product lines, and hence to the higher performance and least power consumption. The flexibility of the architecture allows for the easy construction of multipliers for different values of m. With the use of optimized radix-2m dedicated multiplication blocks the multiplication can be naturally extended up for radix-256 multiplication. Since in the radix-2m multiplier the number of partial lines is reduced, by the multiplication of m bits at a time, we have used a combination of 4:2, 8:2 and 16:2 adder compressors in order to speed-up the addition of the simultaneous operands. We present results of area, delay and power consumption by using SIS and SLS (Switch Level Simulator) tools. The results show that combining the use of dedicated multiplier modules with adder compressors the radix-2m array multipliers are more efficient in terms of delay and power consumption when compared with both a Radix-2m array multiplier with Ripple Carry Adders (RCA) in the partial product lines, previously presented in literature, and the Modified Booth multiplier.\",\"PeriodicalId\":203604,\"journal\":{\"name\":\"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SBCCI.2013.6644866\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI.2013.6644866","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

本文讨论了高效的2补位阵列乘法器的设计。我们建议将radix-2m专用乘法器块和加法器压缩机相结合,从而减少部分产品线,从而实现更高的性能和最低的功耗。架构的灵活性允许为不同的m值轻松构建乘法器。通过使用优化的基数-2m专用乘法块,乘法可以自然地扩展到基数-256乘法。由于在基数-2m乘法器中,部分行数减少了,每次乘以m位,我们使用了4:2,8:2和16:2加法器压缩器的组合,以加速同时操作数的加法。我们给出了使用SIS和SLS(开关电平模拟器)工具的面积、延迟和功耗的结果。结果表明,结合使用专用乘法器模块和加法器压缩器,与先前文献中介绍的部分产品线中带有纹波进位加法器(RCA)的radix-2m阵列乘法器和改进的Booth乘法器相比,radix-2m阵列乘法器在延迟和功耗方面更有效。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Combination of radix-2m multiplier blocks and adder compressors for the design of efficient 2's complement 64-bit array multipliers
This paper addresses the design of efficient 2's complement 64-bit array multipliers. We propose the combination of radix-2m dedicated multiplier blocks and adder compressors that leads to the reduction of partial product lines, and hence to the higher performance and least power consumption. The flexibility of the architecture allows for the easy construction of multipliers for different values of m. With the use of optimized radix-2m dedicated multiplication blocks the multiplication can be naturally extended up for radix-256 multiplication. Since in the radix-2m multiplier the number of partial lines is reduced, by the multiplication of m bits at a time, we have used a combination of 4:2, 8:2 and 16:2 adder compressors in order to speed-up the addition of the simultaneous operands. We present results of area, delay and power consumption by using SIS and SLS (Switch Level Simulator) tools. The results show that combining the use of dedicated multiplier modules with adder compressors the radix-2m array multipliers are more efficient in terms of delay and power consumption when compared with both a Radix-2m array multiplier with Ripple Carry Adders (RCA) in the partial product lines, previously presented in literature, and the Modified Booth multiplier.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Temporal noise analysis and measurements of CMOS active pixel sensor operating in time domain A new code compression algorithm and its decompressor in FPGA-based hardware Implementation of split-radix FFT pruning for the reduction of computational complexity in OFDM based cognitive radio system Security-enhanced 3D communication structure for dynamic 3D-MPSoCs protection Synthesis of a narrow-band Low Noise Amplifier in a 180 nm CMOS technology using Simulated Annealing with crossover operator
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1