{"title":"VLIW体系结构的应用程序驱动优化:一种硬件软件方法","authors":"A. Ferrante, G. Piscopo, S. Scaldaferri","doi":"10.1109/RTAS.2005.9","DOIUrl":null,"url":null,"abstract":"A large number of embedded multimedia applications are characterized by high instruction-level parallelism (ILP) especially in the most critical internal loop bodies. Very large instruction word (VLIW) architectures and application specific instruction set processors (ASIP) are best suited to exploit such parallelism. Fast design space exploration and optimization of VLIW architectures to a specific application target is increasingly becoming the crucial factor to achieve higher efficiency designs in a relatively small amount of time. In this paper, we propose an example of VLIW architecture application-driven optimization using the VEX (\"VLIW Example\") system. A typical image processing application, the imaging pipeline, has been chosen as an example.","PeriodicalId":291045,"journal":{"name":"11th IEEE Real Time and Embedded Technology and Applications Symposium","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Application-driven optimization of VLIW architectures: a hardware-software approach\",\"authors\":\"A. Ferrante, G. Piscopo, S. Scaldaferri\",\"doi\":\"10.1109/RTAS.2005.9\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A large number of embedded multimedia applications are characterized by high instruction-level parallelism (ILP) especially in the most critical internal loop bodies. Very large instruction word (VLIW) architectures and application specific instruction set processors (ASIP) are best suited to exploit such parallelism. Fast design space exploration and optimization of VLIW architectures to a specific application target is increasingly becoming the crucial factor to achieve higher efficiency designs in a relatively small amount of time. In this paper, we propose an example of VLIW architecture application-driven optimization using the VEX (\\\"VLIW Example\\\") system. A typical image processing application, the imaging pipeline, has been chosen as an example.\",\"PeriodicalId\":291045,\"journal\":{\"name\":\"11th IEEE Real Time and Embedded Technology and Applications Symposium\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-03-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"11th IEEE Real Time and Embedded Technology and Applications Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RTAS.2005.9\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"11th IEEE Real Time and Embedded Technology and Applications Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTAS.2005.9","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Application-driven optimization of VLIW architectures: a hardware-software approach
A large number of embedded multimedia applications are characterized by high instruction-level parallelism (ILP) especially in the most critical internal loop bodies. Very large instruction word (VLIW) architectures and application specific instruction set processors (ASIP) are best suited to exploit such parallelism. Fast design space exploration and optimization of VLIW architectures to a specific application target is increasingly becoming the crucial factor to achieve higher efficiency designs in a relatively small amount of time. In this paper, we propose an example of VLIW architecture application-driven optimization using the VEX ("VLIW Example") system. A typical image processing application, the imaging pipeline, has been chosen as an example.