通过目标优化提高扫描仪晶圆对准性能

P. Leray, C. Jehoul, R. Socha, B. Menchtchikov, S. Raghunathan, Eric Kent, Hielke Schoonewelle, P. Tinnemans, Paul Tuffy, Jun R. Belen, R. Wise
{"title":"通过目标优化提高扫描仪晶圆对准性能","authors":"P. Leray, C. Jehoul, R. Socha, B. Menchtchikov, S. Raghunathan, Eric Kent, Hielke Schoonewelle, P. Tinnemans, Paul Tuffy, Jun R. Belen, R. Wise","doi":"10.1117/12.2219491","DOIUrl":null,"url":null,"abstract":"In the process nodes of 10nm and below, the patterning complexity along with the processing and materials required has resulted in a need to optimize alignment targets in order to achieve the required precision, accuracy and throughput performance. Recent industry publications on the metrology target optimization process have shown a move from the expensive and time consuming empirical methodologies, towards a faster computational approach. ASML’s Design for Control (D4C) application, which is currently used to optimize YieldStar diffraction based overlay (DBO) metrology targets, has been extended to support the optimization of scanner wafer alignment targets. This allows the necessary process information and design methodology, used for DBO target designs, to be leveraged for the optimization of alignment targets. In this paper, we show how we applied this computational approach to wafer alignment target design. We verify the correlation between predictions and measurements for the key alignment performance metrics and finally show the potential alignment and overlay performance improvements that an optimized alignment target could achieve.","PeriodicalId":193904,"journal":{"name":"SPIE Advanced Lithography","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Improving scanner wafer alignment performance by target optimization\",\"authors\":\"P. Leray, C. Jehoul, R. Socha, B. Menchtchikov, S. Raghunathan, Eric Kent, Hielke Schoonewelle, P. Tinnemans, Paul Tuffy, Jun R. Belen, R. Wise\",\"doi\":\"10.1117/12.2219491\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the process nodes of 10nm and below, the patterning complexity along with the processing and materials required has resulted in a need to optimize alignment targets in order to achieve the required precision, accuracy and throughput performance. Recent industry publications on the metrology target optimization process have shown a move from the expensive and time consuming empirical methodologies, towards a faster computational approach. ASML’s Design for Control (D4C) application, which is currently used to optimize YieldStar diffraction based overlay (DBO) metrology targets, has been extended to support the optimization of scanner wafer alignment targets. This allows the necessary process information and design methodology, used for DBO target designs, to be leveraged for the optimization of alignment targets. In this paper, we show how we applied this computational approach to wafer alignment target design. We verify the correlation between predictions and measurements for the key alignment performance metrics and finally show the potential alignment and overlay performance improvements that an optimized alignment target could achieve.\",\"PeriodicalId\":193904,\"journal\":{\"name\":\"SPIE Advanced Lithography\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-03-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"SPIE Advanced Lithography\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2219491\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"SPIE Advanced Lithography","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2219491","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

在10nm及以下的工艺节点中,图案的复杂性以及所需的加工和材料导致需要优化对准目标,以实现所需的精度、准确性和吞吐量性能。最近关于计量目标优化过程的行业出版物表明,从昂贵和耗时的经验方法转向更快的计算方法。ASML的控制设计(D4C)应用程序目前用于优化基于YieldStar衍射的覆盖(DBO)计量目标,现已扩展到支持扫描仪晶圆对准目标的优化。这允许必要的过程信息和设计方法,用于DBO目标设计,用于校准目标的优化。在本文中,我们展示了如何将这种计算方法应用于晶圆对准目标设计。我们验证了关键对准性能指标的预测和测量之间的相关性,并最终展示了优化对准目标可以实现的潜在对准和覆盖性能改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Improving scanner wafer alignment performance by target optimization
In the process nodes of 10nm and below, the patterning complexity along with the processing and materials required has resulted in a need to optimize alignment targets in order to achieve the required precision, accuracy and throughput performance. Recent industry publications on the metrology target optimization process have shown a move from the expensive and time consuming empirical methodologies, towards a faster computational approach. ASML’s Design for Control (D4C) application, which is currently used to optimize YieldStar diffraction based overlay (DBO) metrology targets, has been extended to support the optimization of scanner wafer alignment targets. This allows the necessary process information and design methodology, used for DBO target designs, to be leveraged for the optimization of alignment targets. In this paper, we show how we applied this computational approach to wafer alignment target design. We verify the correlation between predictions and measurements for the key alignment performance metrics and finally show the potential alignment and overlay performance improvements that an optimized alignment target could achieve.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
SEM based overlay measurement between resist and buried patterns Contrast optimization for 0.33NA EUV lithography Analysis of wafer heating in 14nm DUV layers GPU accelerated Monte-Carlo simulation of SEM images for metrology Lensless hyperspectral spectromicroscopy with a tabletop extreme-ultraviolet source
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1