32位可重构逻辑- bist设计,使用Verilog用于ASIC芯片

R. Bhakthavatchalu, G. Deepthy, S. Sreenivasa Mallia, R. Harikrishnan, Arun Krishnan, B. Sruthi
{"title":"32位可重构逻辑- bist设计,使用Verilog用于ASIC芯片","authors":"R. Bhakthavatchalu, G. Deepthy, S. Sreenivasa Mallia, R. Harikrishnan, Arun Krishnan, B. Sruthi","doi":"10.1109/RAICS.2011.6069340","DOIUrl":null,"url":null,"abstract":"The BIST technique for logic circuits improves access to internal signals from primary input/outputs. This paper presents programmable logic BIST architecture for testing ASIC chips. The scheme is based on STUMPS [6] (Self Test Using MISR [4, 6] and Parallel Shift register) architecture which uses an on-chip circuitry to generate the test patterns and analyze the responses with no or little help from an ATE. External operations are required only to initialize the Built-in tests and to check the test results. The system is synthesized in Xilinx ISE 10.1 to get the frequency of operation and in Design Compiler for timing Analysis. Multi Voltage design for power reduction is successfully implemented.","PeriodicalId":394515,"journal":{"name":"2011 IEEE Recent Advances in Intelligent Computational Systems","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"32-bit reconfigurable logic-BIST design using Verilog for ASIC chips\",\"authors\":\"R. Bhakthavatchalu, G. Deepthy, S. Sreenivasa Mallia, R. Harikrishnan, Arun Krishnan, B. Sruthi\",\"doi\":\"10.1109/RAICS.2011.6069340\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The BIST technique for logic circuits improves access to internal signals from primary input/outputs. This paper presents programmable logic BIST architecture for testing ASIC chips. The scheme is based on STUMPS [6] (Self Test Using MISR [4, 6] and Parallel Shift register) architecture which uses an on-chip circuitry to generate the test patterns and analyze the responses with no or little help from an ATE. External operations are required only to initialize the Built-in tests and to check the test results. The system is synthesized in Xilinx ISE 10.1 to get the frequency of operation and in Design Compiler for timing Analysis. Multi Voltage design for power reduction is successfully implemented.\",\"PeriodicalId\":394515,\"journal\":{\"name\":\"2011 IEEE Recent Advances in Intelligent Computational Systems\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Recent Advances in Intelligent Computational Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAICS.2011.6069340\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Recent Advances in Intelligent Computational Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAICS.2011.6069340","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

用于逻辑电路的BIST技术改进了对初级输入/输出的内部信号的访问。本文提出了用于测试ASIC芯片的可编程逻辑BIST体系结构。该方案基于STUMPS[6](使用MISR[4,6]和并行移位寄存器的自测)架构,该架构使用片上电路生成测试模式并分析响应,而无需或很少需要ATE的帮助。只有在初始化内置测试和检查测试结果时才需要外部操作。该系统在Xilinx ISE 10.1中合成以获得运行频率,并在Design Compiler中进行时序分析。成功实现了多电压降耗设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
32-bit reconfigurable logic-BIST design using Verilog for ASIC chips
The BIST technique for logic circuits improves access to internal signals from primary input/outputs. This paper presents programmable logic BIST architecture for testing ASIC chips. The scheme is based on STUMPS [6] (Self Test Using MISR [4, 6] and Parallel Shift register) architecture which uses an on-chip circuitry to generate the test patterns and analyze the responses with no or little help from an ATE. External operations are required only to initialize the Built-in tests and to check the test results. The system is synthesized in Xilinx ISE 10.1 to get the frequency of operation and in Design Compiler for timing Analysis. Multi Voltage design for power reduction is successfully implemented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A fast approximate kernel k-means clustering method for large data sets Hue-preserving color image enhancement using particle swarm optimization Novel stable sram for ultra low power deep submicron cache memories A level shifter for deep-submicron node using multi-threshold technique Efficient computation of codon bias spectra and their implications in genome sequences
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1