Mouhamad Chehaitly, M. Tabaa, F. Monteiro, A. Dandache
{"title":"一个超高速和可配置的逆离散小波包变换体系结构","authors":"Mouhamad Chehaitly, M. Tabaa, F. Monteiro, A. Dandache","doi":"10.1109/ICM.2017.8268863","DOIUrl":null,"url":null,"abstract":"This article presents a new pipeline-parallel architecture of Inverse Discrete Wavelet Packet Transform (IDWPT) for all wavelet family implemented in FPGA technology using a parallel direct FIR filter. Our aim in this work is to develop a generic VHDL-RTL model and configurable architecture of pipeline-parallel architecture of IDWPT. This architecture provide ultra-high speed sample processing with a restricted amount of used hardware. To achieve that, we propose a P-parallel IDWPT based on Mallat binary tree algorithm and a P-parallel/modified direct FIR filter under the strategy of pipeline-parallel and sharing hardware resource. The key of this model is the data manage/interleaving of pipeline/P-parallel concept and shared hardware of different level in the transformation. This architecture is fully configurable: (i) in synthesis according of various parameters like the parallel degree, the tree depth (number of tree levels), the order of the filters and the filter quantization coefficient and (ii) in pro-synthesis according to the coefficients of low-pass and high-pass filters, in other words the filters coefficients can be loaded after synthesis. Consequently, the simulation results accelerated to an approximate value of P∗(Frequency). Furthermore, the tree depth and filters order has little impact (only due to place and route variations) on throughput. This architecture was synthesized using Altera Quartus prime lite edition targeting an Altera Cyclone IV — (FPGA) and it was developed in VHDL at RTL level modeling.","PeriodicalId":115975,"journal":{"name":"2017 29th International Conference on Microelectronics (ICM)","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A ultra high speed and configurable Inverse Discrete Wavelet Packet Transform architecture\",\"authors\":\"Mouhamad Chehaitly, M. Tabaa, F. Monteiro, A. Dandache\",\"doi\":\"10.1109/ICM.2017.8268863\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article presents a new pipeline-parallel architecture of Inverse Discrete Wavelet Packet Transform (IDWPT) for all wavelet family implemented in FPGA technology using a parallel direct FIR filter. Our aim in this work is to develop a generic VHDL-RTL model and configurable architecture of pipeline-parallel architecture of IDWPT. This architecture provide ultra-high speed sample processing with a restricted amount of used hardware. To achieve that, we propose a P-parallel IDWPT based on Mallat binary tree algorithm and a P-parallel/modified direct FIR filter under the strategy of pipeline-parallel and sharing hardware resource. The key of this model is the data manage/interleaving of pipeline/P-parallel concept and shared hardware of different level in the transformation. This architecture is fully configurable: (i) in synthesis according of various parameters like the parallel degree, the tree depth (number of tree levels), the order of the filters and the filter quantization coefficient and (ii) in pro-synthesis according to the coefficients of low-pass and high-pass filters, in other words the filters coefficients can be loaded after synthesis. Consequently, the simulation results accelerated to an approximate value of P∗(Frequency). Furthermore, the tree depth and filters order has little impact (only due to place and route variations) on throughput. This architecture was synthesized using Altera Quartus prime lite edition targeting an Altera Cyclone IV — (FPGA) and it was developed in VHDL at RTL level modeling.\",\"PeriodicalId\":115975,\"journal\":{\"name\":\"2017 29th International Conference on Microelectronics (ICM)\",\"volume\":\"45 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 29th International Conference on Microelectronics (ICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2017.8268863\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 29th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2017.8268863","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
本文提出了一种新的基于并行直接FIR滤波器的反离散小波包变换(IDWPT)的流水线并行结构。本文的目标是开发通用的VHDL-RTL模型和IDWPT管道并行体系结构的可配置体系结构。该架构在使用有限数量的硬件的情况下提供超高速样品处理。为此,我们提出了一种基于Mallat二叉树算法的p并行IDWPT和一种基于管道并行和硬件资源共享策略的p并行/改进直接FIR滤波器。该模型的关键是数据管理/管道的交错/ p并行概念和转换中不同层次的共享硬件。该架构是完全可配置的:(i)在合成时根据并行度、树深度(树层数)、滤波器的顺序和滤波器量化系数等各种参数进行合成;(ii)在预合成时根据低通和高通滤波器的系数进行合成,即在合成后可以加载滤波器系数。因此,模拟结果加速到P *(频率)的近似值。此外,树的深度和过滤器的顺序对吞吐量的影响很小(仅由于位置和路由的变化)。该架构采用Altera Quartus prime lite版合成,目标是Altera Cyclone IV - (FPGA),并在RTL级建模中使用VHDL进行开发。
A ultra high speed and configurable Inverse Discrete Wavelet Packet Transform architecture
This article presents a new pipeline-parallel architecture of Inverse Discrete Wavelet Packet Transform (IDWPT) for all wavelet family implemented in FPGA technology using a parallel direct FIR filter. Our aim in this work is to develop a generic VHDL-RTL model and configurable architecture of pipeline-parallel architecture of IDWPT. This architecture provide ultra-high speed sample processing with a restricted amount of used hardware. To achieve that, we propose a P-parallel IDWPT based on Mallat binary tree algorithm and a P-parallel/modified direct FIR filter under the strategy of pipeline-parallel and sharing hardware resource. The key of this model is the data manage/interleaving of pipeline/P-parallel concept and shared hardware of different level in the transformation. This architecture is fully configurable: (i) in synthesis according of various parameters like the parallel degree, the tree depth (number of tree levels), the order of the filters and the filter quantization coefficient and (ii) in pro-synthesis according to the coefficients of low-pass and high-pass filters, in other words the filters coefficients can be loaded after synthesis. Consequently, the simulation results accelerated to an approximate value of P∗(Frequency). Furthermore, the tree depth and filters order has little impact (only due to place and route variations) on throughput. This architecture was synthesized using Altera Quartus prime lite edition targeting an Altera Cyclone IV — (FPGA) and it was developed in VHDL at RTL level modeling.