基于65nm技术的低噪声高速新型动态模拟比较器设计

A. Majumder, Monalisa Das, Bipasha Nath, Abir J. Mondal, B. Bhattacharyya
{"title":"基于65nm技术的低噪声高速新型动态模拟比较器设计","authors":"A. Majumder, Monalisa Das, Bipasha Nath, Abir J. Mondal, B. Bhattacharyya","doi":"10.1109/RADIOELEK.2016.7477385","DOIUrl":null,"url":null,"abstract":"Analog Comparator is designed to compare two analog inputs and outputs a logical signal indicating which of the inputs is greater or lesser. Comparators, being an essential building block of most high speed devices like Analogue to Digital Converters, are one of the most important components used in signal processing and communication systems. Also it plays a challenging role in high speed mixed signal system designs. In this paper, we have presented an ultra-high speed simple dynamic comparator design using 65nm UMC technology. The circuit is operating at a clock frequency of 6.66GHz and input signal frequency of around 3.33GHz. The propagation delay is minimized to about 47.14ps with a low noise of about 0.531fV2/Hz which makes the proposed structure favourable for Flash or Pipelined data conversion applications. However, it uses only a total of 12 MOS transistors with minimum W/L ratios to make the circuit simple and area efficient, without affecting its performance. With the enhancement of speed and keeping other parameters like power & energy at its optimum value, this comparator circuit is a novel design that can be used in any high speed applications.","PeriodicalId":159747,"journal":{"name":"2016 26th International Conference Radioelektronika (RADIOELEKTRONIKA)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Design of low noise high speed novel dynamic Analog Comparator in 65nm technology\",\"authors\":\"A. Majumder, Monalisa Das, Bipasha Nath, Abir J. Mondal, B. Bhattacharyya\",\"doi\":\"10.1109/RADIOELEK.2016.7477385\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Analog Comparator is designed to compare two analog inputs and outputs a logical signal indicating which of the inputs is greater or lesser. Comparators, being an essential building block of most high speed devices like Analogue to Digital Converters, are one of the most important components used in signal processing and communication systems. Also it plays a challenging role in high speed mixed signal system designs. In this paper, we have presented an ultra-high speed simple dynamic comparator design using 65nm UMC technology. The circuit is operating at a clock frequency of 6.66GHz and input signal frequency of around 3.33GHz. The propagation delay is minimized to about 47.14ps with a low noise of about 0.531fV2/Hz which makes the proposed structure favourable for Flash or Pipelined data conversion applications. However, it uses only a total of 12 MOS transistors with minimum W/L ratios to make the circuit simple and area efficient, without affecting its performance. With the enhancement of speed and keeping other parameters like power & energy at its optimum value, this comparator circuit is a novel design that can be used in any high speed applications.\",\"PeriodicalId\":159747,\"journal\":{\"name\":\"2016 26th International Conference Radioelektronika (RADIOELEKTRONIKA)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 26th International Conference Radioelektronika (RADIOELEKTRONIKA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RADIOELEK.2016.7477385\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 26th International Conference Radioelektronika (RADIOELEKTRONIKA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADIOELEK.2016.7477385","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

模拟比较器设计用于比较两个模拟输入和输出一个逻辑信号,指示哪个输入更大或更小。比较器是大多数高速器件(如模数转换器)的基本组成部分,是信号处理和通信系统中最重要的部件之一。它在高速混合信号系统的设计中发挥着重要的作用。本文提出了一种采用65nm UMC技术的超高速简单动态比较器设计。电路工作在时钟频率为6.66GHz,输入信号频率约为3.33GHz。传输延迟被最小化到约47.14ps,噪声约0.531fV2/Hz,这使得所提出的结构有利于Flash或流水线数据转换应用。然而,它只使用了12个最小W/L比的MOS晶体管,使电路简单和面积高效,而不影响其性能。随着速度的提高,并保持其他参数,如功率和能量在其最佳值,这种比较器电路是一种新颖的设计,可用于任何高速应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design of low noise high speed novel dynamic Analog Comparator in 65nm technology
Analog Comparator is designed to compare two analog inputs and outputs a logical signal indicating which of the inputs is greater or lesser. Comparators, being an essential building block of most high speed devices like Analogue to Digital Converters, are one of the most important components used in signal processing and communication systems. Also it plays a challenging role in high speed mixed signal system designs. In this paper, we have presented an ultra-high speed simple dynamic comparator design using 65nm UMC technology. The circuit is operating at a clock frequency of 6.66GHz and input signal frequency of around 3.33GHz. The propagation delay is minimized to about 47.14ps with a low noise of about 0.531fV2/Hz which makes the proposed structure favourable for Flash or Pipelined data conversion applications. However, it uses only a total of 12 MOS transistors with minimum W/L ratios to make the circuit simple and area efficient, without affecting its performance. With the enhancement of speed and keeping other parameters like power & energy at its optimum value, this comparator circuit is a novel design that can be used in any high speed applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Angular resolution of an antenna array with two incoming coherent signals Interfering influences on electrical cable between frequency converter and electric motor Design and analysis of new energy efficient glitch free adiabatic logic circuit Ultra Wide Band receiver design CMOS analog circuit optimization via river formation dynamics
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1