基于BSIM SOI模型的GCSOI MOSFET模拟电路仿真策略

Lucas Mota Barbosa da Silva, M. de Souza
{"title":"基于BSIM SOI模型的GCSOI MOSFET模拟电路仿真策略","authors":"Lucas Mota Barbosa da Silva, M. de Souza","doi":"10.1109/LAEDC51812.2021.9437928","DOIUrl":null,"url":null,"abstract":"This work presents a simulation strategy to simulate Graded-Channel SOI MOSFET electrical characteristics using BSIM SOI SPICE model. The use of uniformly doped transistor model is possible by adjusting low field mobility, degradation mobility factors and parameters related to channel length modulation and DIBL effects. A good agreement with experimental data was achieved at device level. The simulation strategy is validated through the simulation of common-source current mirrors using adjusted SPICE model parameters, presenting the same trends of experimental results available in the literature.","PeriodicalId":112590,"journal":{"name":"2021 IEEE Latin America Electron Devices Conference (LAEDC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Strategy for Simulation of Analog Circuits with GCSOI MOSFET using BSIM SOI model\",\"authors\":\"Lucas Mota Barbosa da Silva, M. de Souza\",\"doi\":\"10.1109/LAEDC51812.2021.9437928\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents a simulation strategy to simulate Graded-Channel SOI MOSFET electrical characteristics using BSIM SOI SPICE model. The use of uniformly doped transistor model is possible by adjusting low field mobility, degradation mobility factors and parameters related to channel length modulation and DIBL effects. A good agreement with experimental data was achieved at device level. The simulation strategy is validated through the simulation of common-source current mirrors using adjusted SPICE model parameters, presenting the same trends of experimental results available in the literature.\",\"PeriodicalId\":112590,\"journal\":{\"name\":\"2021 IEEE Latin America Electron Devices Conference (LAEDC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-04-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE Latin America Electron Devices Conference (LAEDC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LAEDC51812.2021.9437928\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE Latin America Electron Devices Conference (LAEDC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LAEDC51812.2021.9437928","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种利用BSIM SOI SPICE模型模拟渐变通道SOI MOSFET电特性的仿真策略。通过调整低场迁移率、退化迁移率因子以及与通道长度调制和DIBL效应相关的参数,可以实现均匀掺杂晶体管模型的使用。在器件级得到了与实验数据吻合较好的结果。采用调整后的SPICE模型参数对共源电流镜进行仿真,验证了仿真策略的有效性,得到了与文献实验结果相同的趋势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Strategy for Simulation of Analog Circuits with GCSOI MOSFET using BSIM SOI model
This work presents a simulation strategy to simulate Graded-Channel SOI MOSFET electrical characteristics using BSIM SOI SPICE model. The use of uniformly doped transistor model is possible by adjusting low field mobility, degradation mobility factors and parameters related to channel length modulation and DIBL effects. A good agreement with experimental data was achieved at device level. The simulation strategy is validated through the simulation of common-source current mirrors using adjusted SPICE model parameters, presenting the same trends of experimental results available in the literature.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Uniform DC Compact Model for Schottky Barrier and Reconfigurable Field-Effect Transistors High conductivity intrinsic a-SiGe films deposited at low-temperature Impact of Positive Charges in a Fringing Field Bio-Tunnel-FET Device with Source Underlap Influence of Calibration Methods and RF Probes on the RF Characterization of 28FD-SOI MOSFET Analysing the Efficiency Enhancement of Indoor Organic Photovoltaic using Impedance Spectroscopy Technique
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1