可重复使用的知识产权核心在PC数据保护ASIC设计

Doh-Kyung Kim, Ki-Won Kwon, Jong-Chan Choi, Chul-Dong Lee
{"title":"可重复使用的知识产权核心在PC数据保护ASIC设计","authors":"Doh-Kyung Kim, Ki-Won Kwon, Jong-Chan Choi, Chul-Dong Lee","doi":"10.1109/APASIC.1999.824083","DOIUrl":null,"url":null,"abstract":"This paper presents how we use a soft Peripheral Component Interconnect (PCI) Intellectual Property (IP) for converting an Industry Standard Architecture (ISA) bus to a PCI bus in the personal computer (PC) data protection application specific integrated circuit (ASIC) design. To save design time and achieve a more efficient design, we use a verified PCI IP. The PCI IP was a soft IP and designed by Pheonix Technology. The total blocks consist of 3 major blocks: PCI IP block, user interface block, and PC data protection block. We verified the functioning of the PC data protection circuit with a supplied test environment by Pheonix Technology. So we built in a test environment easily. We cooperated with the ASIC foundry and IP vendor for IP integration using PCI IP. The operating frequency is 33 MHz. The size of EEPROM is 64 Kbytes and the size of the data bus is 32 bits. We fabricated the chip in a 0.5 /spl mu/m CMOS technology since the EEPROM was made by 0.5 /spl mu/m CMOS technology.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Reusable intellectual property cores in PC data protection ASIC design\",\"authors\":\"Doh-Kyung Kim, Ki-Won Kwon, Jong-Chan Choi, Chul-Dong Lee\",\"doi\":\"10.1109/APASIC.1999.824083\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents how we use a soft Peripheral Component Interconnect (PCI) Intellectual Property (IP) for converting an Industry Standard Architecture (ISA) bus to a PCI bus in the personal computer (PC) data protection application specific integrated circuit (ASIC) design. To save design time and achieve a more efficient design, we use a verified PCI IP. The PCI IP was a soft IP and designed by Pheonix Technology. The total blocks consist of 3 major blocks: PCI IP block, user interface block, and PC data protection block. We verified the functioning of the PC data protection circuit with a supplied test environment by Pheonix Technology. So we built in a test environment easily. We cooperated with the ASIC foundry and IP vendor for IP integration using PCI IP. The operating frequency is 33 MHz. The size of EEPROM is 64 Kbytes and the size of the data bus is 32 bits. We fabricated the chip in a 0.5 /spl mu/m CMOS technology since the EEPROM was made by 0.5 /spl mu/m CMOS technology.\",\"PeriodicalId\":346808,\"journal\":{\"name\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-08-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.1999.824083\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824083","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文介绍了在个人计算机(PC)数据保护应用专用集成电路(ASIC)设计中,如何使用软外围组件互连(PCI)知识产权(IP)将工业标准体系结构(ISA)总线转换为PCI总线。为了节省设计时间并实现更高效的设计,我们使用经过验证的PCI IP。PCI IP是由凤凰科技设计的软IP。总块由3个主要块组成:PCI IP块、用户界面块和PC数据保护块。我们用凤凰科技提供的测试环境验证了PC机数据保护电路的功能。所以我们很容易在测试环境中构建。我们与ASIC代工厂和IP供应商合作,使用PCI IP进行IP集成。工作频率为33mhz。EEPROM的大小为64kb,数据总线的大小为32位。由于EEPROM是由0.5 /spl mu/m CMOS技术制造的,因此我们以0.5 /spl mu/m CMOS技术制造芯片。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Reusable intellectual property cores in PC data protection ASIC design
This paper presents how we use a soft Peripheral Component Interconnect (PCI) Intellectual Property (IP) for converting an Industry Standard Architecture (ISA) bus to a PCI bus in the personal computer (PC) data protection application specific integrated circuit (ASIC) design. To save design time and achieve a more efficient design, we use a verified PCI IP. The PCI IP was a soft IP and designed by Pheonix Technology. The total blocks consist of 3 major blocks: PCI IP block, user interface block, and PC data protection block. We verified the functioning of the PC data protection circuit with a supplied test environment by Pheonix Technology. So we built in a test environment easily. We cooperated with the ASIC foundry and IP vendor for IP integration using PCI IP. The operating frequency is 33 MHz. The size of EEPROM is 64 Kbytes and the size of the data bus is 32 bits. We fabricated the chip in a 0.5 /spl mu/m CMOS technology since the EEPROM was made by 0.5 /spl mu/m CMOS technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A 50% power reduction scheme for CMOS relaxation oscillator Design and analysis of symmetric dual-layer spiral inductors for RF integrated circuits Implementation of a cycle-based simulator for the design of a processor core A high-performance low-power asynchronous matrix-vector multiplier for discrete cosine transform A 120 MHz SC 4th-order elliptic interpolation filter with accurate gain and offset compensation for direct digital frequency synthesizer
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1