{"title":"用于多粒度可重构硬件架构中数据流处理的基于dma的自适应I/O接口","authors":"Alexander Thomas, T. Zander, J. Becker","doi":"10.1145/1016568.1016609","DOIUrl":null,"url":null,"abstract":"Modern application scenarios out of multimedia and mobile communication domains demand more and more performant data processing architectures, which cannot be achieved by using current DSP or microprocessor approaches. This contribution describes a new architecture approach out of the reconfigurable array field which offers a set of new features to increase the flexibility and usability of reconfigurable array architectures by increasing the performance benefit concurrently and decreasing the communication overhead caused by the system controller by managing the architecture. The main focus of this publication is I/O interface where the authors can discuss the concepts in detail.","PeriodicalId":275811,"journal":{"name":"Proceedings. SBCCI 2004. 17th Symposium on Integrated Circuits and Systems Design (IEEE Cat. No.04TH8784)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Adaptive DMA-based I/O interfaces for data stream handling in multi-grained reconfigurable hardware architectures\",\"authors\":\"Alexander Thomas, T. Zander, J. Becker\",\"doi\":\"10.1145/1016568.1016609\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern application scenarios out of multimedia and mobile communication domains demand more and more performant data processing architectures, which cannot be achieved by using current DSP or microprocessor approaches. This contribution describes a new architecture approach out of the reconfigurable array field which offers a set of new features to increase the flexibility and usability of reconfigurable array architectures by increasing the performance benefit concurrently and decreasing the communication overhead caused by the system controller by managing the architecture. The main focus of this publication is I/O interface where the authors can discuss the concepts in detail.\",\"PeriodicalId\":275811,\"journal\":{\"name\":\"Proceedings. SBCCI 2004. 17th Symposium on Integrated Circuits and Systems Design (IEEE Cat. No.04TH8784)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. SBCCI 2004. 17th Symposium on Integrated Circuits and Systems Design (IEEE Cat. No.04TH8784)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1145/1016568.1016609\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. SBCCI 2004. 17th Symposium on Integrated Circuits and Systems Design (IEEE Cat. No.04TH8784)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/1016568.1016609","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Adaptive DMA-based I/O interfaces for data stream handling in multi-grained reconfigurable hardware architectures
Modern application scenarios out of multimedia and mobile communication domains demand more and more performant data processing architectures, which cannot be achieved by using current DSP or microprocessor approaches. This contribution describes a new architecture approach out of the reconfigurable array field which offers a set of new features to increase the flexibility and usability of reconfigurable array architectures by increasing the performance benefit concurrently and decreasing the communication overhead caused by the system controller by managing the architecture. The main focus of this publication is I/O interface where the authors can discuss the concepts in detail.