{"title":"用于抑制总PDN抗共振峰的板载缓冲电路","authors":"T. Yamaguchi, Kanae Kurita, T. Sudo","doi":"10.1109/ICSJ.2014.7009617","DOIUrl":null,"url":null,"abstract":"Power supply noise is a serious issue for advanced CMOS LSIs and systems, since the performance of LSI chip is becoming more sensitive to power supply fluctuation under the lower power supply voltage. Because power supply noises are strongly related to the anti-resonance peak frequency in the total power distribution network (PDN), suppressing the anti-resonance peak is one of the most important design concerns. In this paper, the on-board snubber circuits (RC series circuits) has been studied to suppress the anti-resonance peak. The optimal circuit parameters of the on-board snubber circuits such as capacitance (Csnb) and resistance (Rdmp) were derived for quad flat package (QFP) and ball grid array (BGA) to effectively suppress the anti-resonance peak of the total PDN impedance. As a result, the settling time of power supply noises were greatly decreased. Furthermore, clock frequency dependency of power supply noise was also significantly decreased.","PeriodicalId":362502,"journal":{"name":"IEEE CPMT Symposium Japan 2014","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-01-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"On-board snubber circuit for damping of anti-resonance peak in total PDN\",\"authors\":\"T. Yamaguchi, Kanae Kurita, T. Sudo\",\"doi\":\"10.1109/ICSJ.2014.7009617\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Power supply noise is a serious issue for advanced CMOS LSIs and systems, since the performance of LSI chip is becoming more sensitive to power supply fluctuation under the lower power supply voltage. Because power supply noises are strongly related to the anti-resonance peak frequency in the total power distribution network (PDN), suppressing the anti-resonance peak is one of the most important design concerns. In this paper, the on-board snubber circuits (RC series circuits) has been studied to suppress the anti-resonance peak. The optimal circuit parameters of the on-board snubber circuits such as capacitance (Csnb) and resistance (Rdmp) were derived for quad flat package (QFP) and ball grid array (BGA) to effectively suppress the anti-resonance peak of the total PDN impedance. As a result, the settling time of power supply noises were greatly decreased. Furthermore, clock frequency dependency of power supply noise was also significantly decreased.\",\"PeriodicalId\":362502,\"journal\":{\"name\":\"IEEE CPMT Symposium Japan 2014\",\"volume\":\"32 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-01-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE CPMT Symposium Japan 2014\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSJ.2014.7009617\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE CPMT Symposium Japan 2014","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSJ.2014.7009617","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
On-board snubber circuit for damping of anti-resonance peak in total PDN
Power supply noise is a serious issue for advanced CMOS LSIs and systems, since the performance of LSI chip is becoming more sensitive to power supply fluctuation under the lower power supply voltage. Because power supply noises are strongly related to the anti-resonance peak frequency in the total power distribution network (PDN), suppressing the anti-resonance peak is one of the most important design concerns. In this paper, the on-board snubber circuits (RC series circuits) has been studied to suppress the anti-resonance peak. The optimal circuit parameters of the on-board snubber circuits such as capacitance (Csnb) and resistance (Rdmp) were derived for quad flat package (QFP) and ball grid array (BGA) to effectively suppress the anti-resonance peak of the total PDN impedance. As a result, the settling time of power supply noises were greatly decreased. Furthermore, clock frequency dependency of power supply noise was also significantly decreased.