Anika Saxena, Praveen Kumar, Kavita Sharma, B. Kaushik
{"title":"模拟VLSI电路中故障字典生成算法设计","authors":"Anika Saxena, Praveen Kumar, Kavita Sharma, B. Kaushik","doi":"10.1109/ARTCOM.2010.107","DOIUrl":null,"url":null,"abstract":"A method is proposed here for development of a new tool which provides fast and efficient way for fault diagnoses in analog CMOS circuits arises due to glitches. The tool follows SBT (simulation before testing) based approach for tests the CMOS analog circuits against faults arises due to glitches. SBT system for fault diagnosis requires some form of a fault dictionary to which the test data is compared. The designed tool generates a fault dictionary which is used in SBT method with distinct pretest and post-test analysis stages. Pretest analysis generates a fault directory. For this the circuit is simulated circuit under all fault combinations, as well as the fault-free case. We can then compute observable variables (voltages or currents), of them, for each combination and store them in an entry of the fault directory.","PeriodicalId":398854,"journal":{"name":"2010 International Conference on Advances in Recent Technologies in Communication and Computing","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-10-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Algorithm Design for Generation of Fault Dictionary in Analog VLSI Circuits\",\"authors\":\"Anika Saxena, Praveen Kumar, Kavita Sharma, B. Kaushik\",\"doi\":\"10.1109/ARTCOM.2010.107\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A method is proposed here for development of a new tool which provides fast and efficient way for fault diagnoses in analog CMOS circuits arises due to glitches. The tool follows SBT (simulation before testing) based approach for tests the CMOS analog circuits against faults arises due to glitches. SBT system for fault diagnosis requires some form of a fault dictionary to which the test data is compared. The designed tool generates a fault dictionary which is used in SBT method with distinct pretest and post-test analysis stages. Pretest analysis generates a fault directory. For this the circuit is simulated circuit under all fault combinations, as well as the fault-free case. We can then compute observable variables (voltages or currents), of them, for each combination and store them in an entry of the fault directory.\",\"PeriodicalId\":398854,\"journal\":{\"name\":\"2010 International Conference on Advances in Recent Technologies in Communication and Computing\",\"volume\":\"114 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-10-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Conference on Advances in Recent Technologies in Communication and Computing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ARTCOM.2010.107\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Conference on Advances in Recent Technologies in Communication and Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ARTCOM.2010.107","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Algorithm Design for Generation of Fault Dictionary in Analog VLSI Circuits
A method is proposed here for development of a new tool which provides fast and efficient way for fault diagnoses in analog CMOS circuits arises due to glitches. The tool follows SBT (simulation before testing) based approach for tests the CMOS analog circuits against faults arises due to glitches. SBT system for fault diagnosis requires some form of a fault dictionary to which the test data is compared. The designed tool generates a fault dictionary which is used in SBT method with distinct pretest and post-test analysis stages. Pretest analysis generates a fault directory. For this the circuit is simulated circuit under all fault combinations, as well as the fault-free case. We can then compute observable variables (voltages or currents), of them, for each combination and store them in an entry of the fault directory.